# JZ4780 Mobile Application Processor

**Data Sheet** 

Release Date: Nov. 12, 2012



**JZ4780 Mobile Application Processor** 

**Data Sheet** 

Copyright © 2005-2013 Ingenic Semiconductor Co. Ltd. All rights reserved.

Disclaimer

This documentation is provided for use with Ingenic products. No license to Ingenic property rights is granted. Ingenic assumes no liability, provides no warranty either expressed or implied relating to the usage, or intellectual property right infringement except as provided for by Ingenic Terms and

Conditions of Sale.

Ingenic products are not designed for and should not be used in any medical or life sustaining or

supporting equipment.

All information in this document should be treated as preliminary. Ingenic may make changes to this

document without notice. Anyone relying on this documentation should contact Ingenic for the current

documentation and errata.

Ingenic Semiconductor Co., Ltd.

Room 108, Building A, Information Center, Zhongguancun Software Park

8 Dongbeiwang West Road, Haidian District, Beijing, China,

Tel: 86-10-82826661

Fax: 86-10-82825845

Http://www.ingenic.cn



# **CONTENTS**

| 1 | Overv   | riew                          | 1  |
|---|---------|-------------------------------|----|
| • | 1.1 Blo | ck Diagram                    | 2  |
| 1 | 1.2 Fea | atures                        | 2  |
|   | 1.2.1   | CPU                           | 2  |
|   | 1.2.2   | VPU                           | 3  |
|   | 1.2.3   | GPU                           | 3  |
|   | 1.2.4   | Display                       | 4  |
|   | 1.2.5   | Camera                        | 6  |
|   | 1.2.6   | Audio                         | 6  |
|   | 1.2.7   | Memory                        | 8  |
|   | 1.2.8   | System                        |    |
|   | 1.2.9   | Peripherals and Connector     | 10 |
|   | 1.2.10  | Bootrom                       | 12 |
| 1 | 1.3 Ch  | aracteristic                  | 13 |
| 2 | Packa   | aging and Pinout Information  | 14 |
| 2 | 2.1 Ove | erview                        | 14 |
| 2 | 2.2 Sol | der Process                   | 14 |
| 2 | 2.3 Mo  | sture Sensitivity Level       | 14 |
| 2 | 2.4 JZ4 | 1780 Package                  | 15 |
| 2 | 2.5 Pin | Description [1][2]            | 17 |
|   | 2.5.1   | DDR                           | 17 |
|   | 2.5.2   | BOOT and storage              | 18 |
|   | 2.5.3   | LCD                           | 20 |
|   | 2.5.4   | GPIO                          | 21 |
|   | 2.5.5   | CIM                           | 22 |
|   | 2.5.6   | 3G/M-DTV                      | 23 |
|   | 2.5.7   | GPS                           | 23 |
|   | 2.5.8   | WIFI                          | 24 |
|   | 2.5.9   | Phone baseband                | 24 |
|   | 2.5.10  | SMB                           | 25 |
|   | 2.5.11  | MSCx                          | 25 |
|   | 2.5.12  | SPIx                          | 25 |
|   | 2.5.13  | BlueTooth/PCM0/PS2            | 26 |
|   | 2.5.14  | PWM/AIC/UART3                 |    |
|   | 2.5.15  | System/JTAG/UART3(DEBUG Used) |    |
|   | 2.5.16  | Digital power/ground          | 29 |
|   | 2.5.17  | Analog                        | 29 |
| 3 | Electr  | ical Specifications           | 34 |
| 3 | 3.1 Abs | solute Maximum Ratings        | 34 |

### **CONTENTS**



| 3.2   | Recommended operating conditions                    | 35 |
|-------|-----------------------------------------------------|----|
| 3.3   | DC Specifications                                   | 36 |
| 3.4   | Audio codec                                         | 44 |
| 3.4.1 | Application schematic                               | 44 |
| 3.4.2 | Line input to audio ADC path                        | 44 |
| 3.4.3 | Audio DAC to headphone output path                  | 46 |
| 3.4.4 | Audio DAC to mono line output path                  | 47 |
| 3.4.5 | Line input to headphone output path (analog bypass) | 47 |
| 3.4.6 | Micbias and reference                               | 49 |
| 3.5   | Power On, Reset and BOOT                            | 49 |
| 3.5.1 | Power-On Timing                                     | 49 |
| 3.5.2 | Reset procedure                                     | 50 |
| 3.5.3 | BOOT                                                | 51 |



# 1 Overview

JZ4780 is a mobile application processor targeting for multimedia rich and mobile devices like tablet computer, smart phone, mobile digital TV, and GPS. This SOC introduces a kind of innovative architecture to fulfill both high performance mobile computing and high quality video decoding requirements addressed by mobile multimedia devices. JZ4780 provides high-speed CPU computing power, good 3D experience and fluent 1080p video replay.

The CPU (Central Processing Unit) core, equipped with 32kB instruction and 32kB data level 1 cache, and 512kB level 2 cache, operating at 1.5GHz, and full feature MMU function performs OS related tasks. At the heart of the CPU core is XBurst<sup>®</sup> processor engine. XBurst<sup>®</sup> is an industry leading microprocessor core which delivers superior high performance and best-in-class low power consumption. A hardware floating-point unit which compatible with IEEE754 is also included.

The VPU (Video Processing Unit) core is powered with another XBurst<sup>®</sup> processor engine. The SIMD instruction set implemented by XBurst<sup>®</sup> engine, in together with the on chip video accelerating engine and post processing unit, delivers high video performance. The maximum resolution of 1080p in the formats of H.264, VC-1, MPEG-2, MPEC-4, RealVideo and VP8 are supported in decoding, the maximum resolution of 1080p in the format of H.264 are supported in encoding.

The GPU (Graph Processing Unit) core supports numerous 2D/3D graphics applications. It delivers hardware acceleration for 2D and 3D graphics displays, and supports screen sizes range from the smallest cell phones to full HD 1080p displays. It supports the standard APIs such as OpenGL ES2.0 and 1.1, and Open VG. The OS of Android, Linux and Windows are supported. The GPU provides high performance, high quality graphics and low power consumption.

The memory interface supports a variety of memory types that allow flexible design requirements, including glueless connection to SLC NAND flash memory or up to 64-bit ECC MLC/TLC NAND flash memory and toggle NAND flash for cost sensitive applications. It provides the interface to DDR2, DDR3, LPDDR and LPDDR2 memory chips with lower power consumption.

On-chip modules such as audio CODEC, multi-channel SAR-ADC, AC97/I2S controller and camera interface offer designers a rich suite of peripherals for multimedia application. GPS baseband is embedded. The LCD controller support regular RGB, LVDS and HDMI transmitter, up to 2-channel 1920x1080 output(One channel must be LVDS or HDMI), WLAN, Bluetooth and expansion options are supported through high-speed SPI and MMC/SD/SDIO host controllers. The TS (Transport stream) interface provides enough bandwidth to connect to an external mobile digital TV demodulator. Other peripherals such as USB OTG and USB 2.0 host, UART and SPI as well as general system resources provide enough computing and connectivity capability for many applications.



# 1.1 Block Diagram



Figure 1-1 JZ4780 Diagram

### 1.2 Features

### 1.2.1 CPU

A symmetric XBurst<sup>®</sup>-1 dual-core implementation, with IRQ dispatching for each core and MSI protocol for cache coherence.

- XBurst<sup>®</sup>-1 core
  - XBurst<sup>®</sup> RISC instruction set
  - XBurst® SIMD instruction set
  - XBurst<sup>®</sup> FPU instruction set supporting both single and double floating point format which are IEEE754 compatible
  - XBurst<sup>®</sup> 9-stage pipeline micro-architecture, the maximum frequency is 1.5G.
  - MMU
    - > 32-entry joint-TLB
    - > 8 entry Instruction TLB
    - > 8 entry data TLB
  - L1 Cache
    - > 32kB instruction cache
    - > 32kB data cache
  - Hardware debug support



- 16kB tight coupled memory
- L2 Cache
  - 512kB unify cache
- CoreScheduler
  - Dedicated IRQ dispatcher managing IRQs to each core
- GDIR
  - Global directory aiding MSI protocol for cache coherence

### 1.2.2 VPU

Include Video Codec and JEPG Codec.

- MPEG-2 decoding up to 1080P 60fps
- VC-1 decoding up to 1080P 60fps
- H.264 decoding up to 1080P 60fps
- VP8 decoding up to 1080P 60fps
- MPEG-4 decoding up to 1080P 30fps
- RV9 decoding up to 1080P 30fps
- H.264 encoding up to 1080P 30fps
- JPEG compressing up to 100Mega-pixels per second (baseline)

### 1.2.3 GPU

- 3D graphics (PowerVR SGX540)
  - Deferred Pixel Shading
  - 32bit floating point depth accuracy with on chip depth buffer
  - 8-bit Stencil with on chip tile stencil buffer
  - 8 parallel depth/stencil tests per clock
  - Scissor test
  - Texture support
    - Cube Map
    - Projected Textures
    - Non square Textures
  - Texture Formats
    - > RGBA 8888,565,1555,1565
    - Mono chromatic 8, 16, 16f, 32f, 32int
    - Dual channel, 8:8, 16:16, 16f:16f
    - Compressed Textures PVR-TC1, PVR-TC2, ETC1
    - Programmable support for YUV formats
  - Resolution Support
    - Frame buffer max size = 2048 x 2048
    - > Texture max size = 2048 x 2048
  - Texture Filtering
    - Bilinear, Trilinear, Anisotropic



- Independent min and mag control
- Anti-aliasing
  - 4x Multisampling
  - > up to 16x Full scene anti-aliasing
  - Programmable sample positions
- Indexed Primitive List support
  - Bus mastered
- Programmable vertex DMA
- Render to texture
  - Including twiddled formats
  - Auto MipMap generation
- 2D Graphics (X2D)
  - Location: AHB bus
  - Input format
    - Separate frame: YUV /YCbCr (4:2:0)
    - Packaged data: RGB888, RGB565, RGB555, NV12, NV21, TileYUV
  - Output data format
    - > ARGB888, XRGB888, RGB555, RGB565
  - Color convention coefficient: configurable (CSC enable)
  - Minimum input image size (pixel): 4x4
  - Maximum input image size (pixel): 12288x12288 (12k x 12k)
  - Maximum output image size (pixel)
    - Width: up to 12288
    - ➤ Height: up to 12288
  - Image resizing
    - bi-cube zooming mode
  - Image Clockwise 90, 180, 270 rotation
  - Image horizontal and vertical mirror, same time with rotation
  - 5 layers OSD

### 1.2.4 Display

Include Multi-display subsystem and multiple display interface.

- LCD controller
  - Dual controller
    - Support dual panel(HDMI & TFT, or HDMI & LVDS, or TFT & LVDS, or HDMI & SLCD, or SLCD & LVDS)
    - ➤ Display size up to 4kx2k@30Hz(BPP24) for single panel, 1920x1080@60Hz(BPP24) for dual panel
  - Colors Supports
    - > Encoded pixel data of 16, 18 or 24 BPP in TFT mode
    - > Support up to 16,777,216 (16M) colors in TFT mode
    - Support 24/16 BPP compressed data



- Support 24 BPP packed data
- Panel Supports
  - > Support 16-bit parallel TFT panel
  - Support 18-bit parallel TFT panel
  - Support 24-bit serial TFT panel with 8 data output pins
  - Support 24-bit parallel TFT panel
  - Support Delta RGB panel
  - Support SLCD panel
  - ➤ Support HDMI 1.4a Interface
  - Support LVDS Interface
- OSD Supports
  - Supports one single color background
  - > Supports two foregrounds, and every size can be set for each foreground
  - Supports one transparency for the whole graphic
  - Supports one transparency for each pixel in one graphic
  - Supports color key and mask color key
  - Supports porter-duff blending
- Image Enhancement
  - Color space conversion: RGB to YCbCr, YCbCr to RGB
  - Support Contrast, Brightness, Hue, Saturation control
  - Support Visibility Enhance
  - > Support Dither
  - Support Gamma Correction
- Image post processor(IPU)
  - Input format
    - Separate frame: YUV /YCbCr (4:2:0, 4:2:2, 4:4:4, 4:1:1), RGB888
    - Packaged data: YUV422, RGB888, RGB565, RGB555, YUV444
    - Separate frame in block format: YUV/YCbCr 420
  - Output data format
    - > RGB (565, 555, 888, AAA)
    - Packaged data YUV422
  - Color convention coefficient: configurable (CSC enable)
  - Minimum input image size (pixel): 4x4
  - Maximum input image size (pixel): 8096x8096
  - Maximum output image size (pixel)
    - Width: up to 4095 (without vertical resizing)
    - > up to 2048 (with vertical resizing)
    - > Height: up to 4095
  - Image resizing
    - Support bilinear
    - > 0 and bi-cube zooming mode
    - Up scaling ratios up to 1:31 in fractional steps with 1/32 accuracy
    - ➤ Down scaling ratios up to 31:1 in fractional steps with 1/32 accuracy



### 1.2.5 Camera

- Camera interface module
  - Input image size up to 4096x4096 pixels
  - Max. VGA for image preview
  - Max. VGA for video record
  - Integrated DMA
  - Supported data format: YCbCr 4:4:4, YCbCr 4:2:2 and other formats
  - Output format: csc mode is YCbCr 4:2:2 or YCbCr 4:2:0, bypass mode is the input data format
  - Output frame format
    - Packaged : for all data format
    - Separated: for YCbCr 4:4:4, YCbCr 4:2:2 and YCbCr 4:2:0
  - Supports ITU656 (YCbCr 4:2:2) input
  - Configurable CIM\_VSYNC and CIM\_HSYNC signals: active high/low
  - Configurable CIM\_PCLK: active edge rising/falling
  - 256x33 image data receive FIFO (RXFIFO)
  - PCLK max. 80MHz
  - Configurable output order

#### 1.2.6 Audio

- AC97/I2S/SPDIF controller
  - AC-link (AC97) features
    - Up to 20 bit audio sample data sizes supported
    - > DMA transfer mode supported
    - > Stop serial clock supported
    - Programmable Interrupt function supported
    - Support mono PCM data to stereo PCM data expansion on audio play back
    - Support endian switch on 16-bits normal audio samples play back
    - Support variable sample rate in AC-link format
    - Multiple channel output and double rated supported for AC-link format
    - > Power Down Mode and two Wake-Up modes Supported for AC-link format
  - I2S features
    - > 8, 16, 18, 20 and 24 bit audio sample data sizes supported, 16 bits packed sample data is supported
    - Up to 8 channels sample data supported
    - > DMA transfer mode supported
    - Stop serial clock supported
    - Programmable Interrupt function supported
    - Support share clock mode and split clock mode.
    - > Support mono PCM data to stereo PCM data expansion on audio play back
    - Support endian switch on 16-bits normal audio samples play back
    - > Internal programmable or external serial clock and optional system clock supported for I2S or MSB-Justified format



- Internal I2S CODEC supported
- Two FIFOs for transmit and receive respectively
- SPDIF features
  - > 8, 16, 18, 20 and 24 bit audio sample data sizes supported
  - DMA transfer mode supported
  - Stop serial clock supported
  - Programmable Interrupt function supported
  - Support IEC60958 two-channel PCM audio
  - ➤ Support IEC61937 multi-channel compressed audio
  - Support consumer mode and only support transmitter mode
  - Profession mode is not supported
  - The User data bit is '0' as it is not supported in the chip
  - Support sampling frequency from 32kHz to 192kHz

### PCM interface

- Data starts with the frame PCMSYN or one PCMCLK later
- Support three modes of operation for PCM
  - Short frame sync mode
  - Long frame sync mode
  - Multi-slot mode
- Data is transferred and received with the MSB first
- Support master mode and slave mode
- The PCM serial output data, PCMDOUT, is clocked out using the rising edge of the PCMSCLK
- The PCM serial input data, PCMDIN, is clocked in on the falling edge of the PCMSCLK
- 8/16 bit sample data sizes supported
- DMA transfer mode supported
- Two FIFOs for transmit and receive respectively with 16 samples capacity in every direction

### Internal CODEC Interface

- 24 bits ADC and DAC
- Headphone load up to 16 Ohm
- Sample frequency supported: 8k, 11.025k, 12k, 16k, 22.05k, 24k, 32k, 44.1k, 48k, and
   96k
- Stereo line input
- DAC to HP path: Power consumption: 17.6mW, THD: -65dB @17.6mW /16Ohm
- DAC to stereo line output path @10kOhm: SNR: 100dB A-Weighted, THD: -80dB
   @FS-1dB
- Line input to ADC path: SNR: 90dB A-Weighted, THD: -80dB @FS-1dB
- Separate power-down modes for ADC and DAC path with several shutdown modes
- Reduction of audible glitches systems: Pop Reduction system, Soft Mute mode
- Output short circuit protection
- Embedded low noise Linear Regulator
- 4 MIC in path or 4 line in path Maximum (Total 4 analog input)



### Support Digital MIC

### 1.2.7 Memory

- DDR Controller
  - Support DDR2, DDR3, mobile DDR (LPDDR), LPDDR2 memory, up to 800Mbps
  - Support x16 and x32 external DDR data width
  - Asynchornize to system bus and each port.
  - Support clock-stop mode
  - Support auto-refresh and self-refresh
  - Support power-down mode and deep-power-down mode
  - Programmable DDR timing parameters
  - Programmable DDR row and column address width and order
- Static memory interface
  - Support 6 external chip selection CS6~1#. Each bank can be configured separately
  - The size and base address of static memory banks are programmable
  - Direct interface to 8-bit bus width external memory interface devices or external static memory to each bank. Read/Write strobe setup time and hold time periods can be programmed and inserted in an access cycle to enable connection to low-speed memory
  - Wait insertion by WAIT pin
  - Automatic wait cycle insertion to prevent data bus collisions in case of consecutive memory accesses to different banks, or a read access followed by a write access to the same bank
- NAND flash interface
  - Support on CS6~CS1, sharing with static memory bank6~bank1
  - Support both of conventional NAND flash memory and Toggle NAND flash memory
  - Support most types of NAND flashes, 8-bit data access, 512B/2K/4K/8KB/16KB page size. For 512B page size, 3 and 4 address cycles are supported. For 2K/4K/8KB/16KB page size, 4 and 5 address cycles are supported
  - Support read/erase/program NAND flash memory
  - Support boot from NAND flash
- BCH Controller
  - Support up to 64-bit ECC encoding and decoding for NAND

### 1.2.8 System

- Clock generation and power management
  - On-chip 12/24/48MHZ oscillator circuit
  - External 32.768KHZ input
  - One four-chip phase-locked loops (PLL) with programmable multiplier
  - CCLK, HHCLK, H2CLK, PCLK, H0CLK, DDR\_CLK, VPU\_CLK frequency can be changed separately for software by setting registers
  - SSI clock supports 50M clock



- MSC clock supports 100M clock
- Functional-unit clock gating
- Shut down power supply for P0, VPU, GPU, GPS, P1
- Timer and counter unit with PWM output and/or input edge counter
  - Provide eight separate channels, six of them have input signal transition edge counter
  - 16-bit A counter and 16-bit B counter with auto-reload function every channel
  - Support interrupt generation when the A counter underflows
  - Three clock sources: RTCLK (real time clock), EXCLK (external clock input), PCLK (APB Bus clock) selected with 1, 4, 16, 64, 256 and 1024 clock dividing selected
  - Every channel has PWM output

#### OS timer

- 64-bit counter and 32-bit compare register
- Support interrupt generation when the counter matches the compare register
- Two clock sources: RTCLK (real time clock), HCLK (system bus clock) selected with 1, 4,
   16, 64, 256 and 1024 clock dividing selected

### Interrupt controller

- Total 64 interrupt sources
- Each interrupt source can be independently enabled
- Priority mechanism to indicate highest priority interrupt
- All the registers are accessed by CPU
- Unmasked interrupts can wake up the chip in sleep mode
- Another set of source, mask and pending registers to serve for PDMA

### Watchdog timer

- Generates WDT reset
- A 16-bit Data register and a 16-bit counter
- Counter clock uses the input clock selected by software
  - PCLK, EXTAL and RTCCLK can be used as the clock for counter
  - The division ratio of the clock can be set to 1, 4, 16, 64, 256 and 1024 by software

### • Direct memory access controllers

- Support up to 32 independent DMA channels
- Descriptor or No-Descriptor Transfer mode compatible with previous JZ SOC
- A simple Xburst-1 CPU supports smart transfer mode controlled by programmable firmware
- Transfer data units: 1-byte, 2-byte, 4-byte, 16-byte, 32-byte, 64-byte, 128-byte
- Transfer number of data unit: 1 ~ 2<sup>24</sup> 1
- Independent source and destination port width: 8-bit, 16-bit, 32-bit
- Fixed three priorities of channel groups: 0~3, highest; 4~11: mid; 12~31: lowest
- A dedicated bus interface BIF interconnects with on-chip BCH
- A dedicated bus interface NIF interconnects with on-chip NEMC or off-chip NEMC.
- An extra INTC IRQ can be bound to one programmable DMA channel
- Dedicated Security ROM and Security RAM supporting enhanced security requirements.

### • SAR A/D Controller

- 7 Channels



- Resolution: 12-bit
- Integral nonlinearity: ±1 LSB
- Differential nonlinearity: ±0.5 LSB
- Resolution/speed: up to 2Msps
- Max Frequency: 200k
- Low power dissipation: 1.5mW(worst)
- Support 4-wire and 5-wire touch panel measurement (Through pin XP, XN, YP, YN and AUX2)
- Support multi-touch detect
- Support write control command by software
- Support voltage measurement (Through pin VBAT)
- Support two auxiliary input (Through pin AUX1, AUX2)
- Single-end and Differential Conversion Mode
- Auto X/Y, X/Y/Z1/Z2 and X/Y/Z1/Z2/X2/Y2 position measurement
- Support external touch screen controller
- Pin Description
- RTC (Real Time Clock)
  - Need external 32768Hz oscillator for 32k clock generation
  - RTCLK selectable from the oscillator or from the divided clock of EXCLK, so that 32k crystal can be absent if the hibernating mode is not needed
  - 32-bits second counter
  - Programmable and adjustable counter to generate accurate 1 Hz clock
  - Alarm interrupt, 1Hz interrupt
  - Stand alone power supply, work in hibernating mode
  - Power down controller
  - Alarm wakeup
  - External pin wakeup with up to 2s glitch filter
- OTP Slave Interface
  - Total 8K bits. Lower 192bits are read only, other higher bits are read-able and write-able
  - Support Security boot.

### 1.2.9 Peripherals and Connector

- Transport stream slave interface
  - Support both parallel mode and serial mode for TS data transfer
  - TSDI0 or TSDI7 can be used to transfer data in serial mode
  - The order of data in one byte supports LSB at first or MSB at first
  - The order of data in one word supports LSB at first or MSB at first
  - Input control signals and data can be either active high or active low
  - Support using either positive or negative edge of TSCLK
  - Support PID filtering function
  - Up to 33 PID filters can be used when PID filtering function is enabled
  - Support adding data 0 before or after transport stream



- Support master DMA transmission
- General-Purpose I/O ports
  - Each port can be configured as an input, an output or an alternate function port
  - Each port can be configured as an interrupt source of low/high level or rising/falling edge triggering. Every interrupt source can be masked independently
  - Each port has an internal pull-up or pull-down resistor connected. The pull-up/down resistor can be disabled
  - GPIO output 6 interrupts, 1 for every group, to INTC
- SMB Controller
  - Two-wire SMB serial interface consists of a serial data line (SDA) and a serial clock (SCL)
  - Two speeds
    - > Standard mode (100 Kb/s)
    - Fast mode (400 Kb/s)
  - Device clock is identical with pclk
  - Programmable SCL generator
  - Master or slave SMB operation
  - 7-bit addressing/10-bit addressing
  - 16-level transmit and receive FIFOs
  - Interrupt operation
  - The number of devices that you can connect to the same SMB-bus is limited only by the maximum bus capacitance of 400pF
  - APB interface
  - 5 independent SMB channels (SMB0, SMB1, SMB2, SMB3, SMB4)
- Two Synchronous serial interfaces (SSI0, SSI1)
  - 3 protocols support: National's Microwire, TI's SSP, and Motorola's SPI
  - Full-duplex or transmit-only or receive-only operation
  - Programmable transfer order: MSB first or LSB first
  - 128 entries deep x 32 bits wide transmit and receive data FIFOs
  - Configurable normal transfer mode or Interval transfer mode
  - Programmable clock phase and polarity for Motorola's SSI format
  - Two slave select signal (SSI\_CE\_ / SSI\_CE2\_) supporting up to 2 slave devices
  - Back-to-back character transmission/reception mode
  - Loop back mode for testing
- Five UARTs (UART0, UART1, UART2, UART3, UART4)
  - Full-duplex operation
  - 5-, 6-, 7- or 8-bit characters with optional no parity or even or odd parity and with 1, 1½,
     or 2 stop bits
  - 64x8 bit transmit FIFO and 64x11bit receive FIFO
  - Independently controlled transmit, receive (data ready or timeout), line status interrupts
  - Internal diagnostic capability Loopback control and break, parity, overrun and framing-error is provided
  - Separate DMA requests for transmit and receive data services in FIFO mode



- Supports modem flow control by software or hardware
- Slow infrared asynchronous interface that conforms to IrDA specification
- Three MMC/SD/SDIO controllers (MSC0, MSC1, MSC2)
  - Fully compatible with the MMC System Specification version 4.2
  - Support SD Specification 3.0
  - Support SD I/O Specification 1.0 with 1 command channel and 4 data channels
  - Consumer Electronics Advanced Transport Architecture (CE-ATA version 1.1)
  - Maximum data rate is 50MBps
  - Support MMC data width 1bit, 4bit and 8bit
  - Built-in programmable frequency divider for MMC/SD bus
  - Built-in Special Descriptor DMA
  - Maskable hardware interrupt for SDIO interrupt, internal status and FIFO status
  - 128 x 32 built-in data FIFO
  - Multi-SD function support including multiple I/O and combined I/O and memory
  - IRQ supported enable card to interrupt MMC/SD controller
  - Single or multi block access to the card including erase operation
  - Stream access to the MMC card
  - Supports SDIO read wait, interrupt detection during 1-bit or 4-bit access
  - Supports CE-ATA digital protocol commands
  - Support Command Completion Signal and interrupt to CPU
  - Command Completion Signal disable feature
  - The maximum block length is 4096bytes
- USB 2.0 host interface
  - Open Host Controller Interface (OHCI/EHCI)-compatible and USB Revision 1.1/2.0-compatible
  - High speed, Full speed and low speed
  - Embedded USB 2.0 PHY
- USB 2.0 OTG interface
  - Complies with the USB 2.0 standard for high-speed (480 Mbps) functions and with the
     On-The-Go supplement to the USB 2.0 specification
  - Operates either as the function controller of a high- /full-speed USB peripheral or as the host/peripheral in point-to-point or multi-point communications with other USB functions
  - Supports Session Request Protocol (SRP) and Host Negotiation Protocol (HNP)
  - UTMI+ Level 3 Transceiver Interface
  - Soft connect/disconnect
  - 16 Endpoints:
  - Dedicate FIFO
  - Supports control, interrupt, ISO and bulk transfer

### 1.2.10 Bootrom

16kB Boot ROM memory



# 1.3 Characteristic

| Item                 | Characteristic                          |
|----------------------|-----------------------------------------|
| Process Technology   | 40nm CMOS low power                     |
| Power supply voltage | General purpose I/O: 1.6~3.6V           |
|                      | DDR I/O for DDR2: 1.8V± 0.1V            |
|                      | DDR I/O for DDR3: 1.5V± 0.075V          |
|                      | DDR I/O for DDR3L: 1.35V± 0.1V          |
|                      | DDR I/O for DDR3U: 1.25V± 0.06V         |
|                      | DDR I/O for LPDDR: 1.8V± 0.15V          |
|                      | DDR I/O for LPDDR2: 1.2V± 0.1V          |
|                      | RTC I/O: 1.8V~3.6V                      |
|                      | EFUSE programming: 2.5V± 10%            |
|                      | Analog power supply 1: 2.5V± 10%        |
|                      | Analog power supply 2: 3.3V± 10%        |
|                      | Core: 1.1 -0.1/+0.2 V                   |
| Package              | BGA390 17mm x 17mm x 1.1mm, 0.8mm pitch |
| Operating frequency  | Up to 1.5GHz                            |



# 2 Packaging and Pinout Information

### 2.1 Overview

JZ4780 processor is offered in 390-pin LFBGA package, which is 17mm x 17mm x 1.1mm outline, 21 x 21 matrix ball grid array and 0.8mm ball pitch, show in Figure 2-1. The JZ4780 pin to ball assignment is show in

Figure 2-2.

The detailed pin description is listed in Table 2-1~Table 2-28.

### 2.2 Solder Process

JZ4780 package is lead-free. It's reflow profile follows the IPC/JEDEC lead-free reflow profile as contained in J-STD-020C.

## 2.3 Moisture Sensitivity Level

JZ4780 package moisture sensitivity is level 3.



### 2.4 JZ4780 Package



SIDE VIEW



### **NOTES: UNLESS OTHERWISE SPECIFIED**

- 1. ALL DIMENSIONS AND TOLERANCES CONFORM TO ASME Y14.5M-1994
- DIMENSION IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C
- PRIMARY DATUM C AND SEATING PLANE
  ARE DEFINED BY THE SPHERICAL
  CROWNS OF THE SOLDER BALL
- 4. REFERENCE SPECIFICATIONS:
  - A. AWW SPEC #001-0531-2234:
    PACKING OPERATION PROCEDURE
  - B. AWW SPEC #001-0519-2062: MARKING

**BOTTOM VIEW** 

Figure 2-1 JZ4780 package outline drawing



|                                                                                  | 21 | LCD_RS_PC2<br>5     | -CD_R1_PC2 | LCD_RO_LCD_C<br>LS_UART4_RXD<br>_PC20 | LCD_G3_PC1                         | LCD_B7_PC0                        |                      | LCD_B2_PC0<br>2                     | LCD_PCLK_P<br>CO8              |                                        | ADC_XP                      | ADC_VBAT                | RTCLK                          |                            | TMDSDATAN[<br>2]                                | TMDSDATAN[                                          |                                                | TMDSCLKN                                | MSCO_CMD_MS<br>C1_CMD_MSC2_<br>CMD_PE29    | AVDCDC                                 | CDC_AIP10                          | VREFP                                | 21 |
|----------------------------------------------------------------------------------|----|---------------------|------------|---------------------------------------|------------------------------------|-----------------------------------|----------------------|-------------------------------------|--------------------------------|----------------------------------------|-----------------------------|-------------------------|--------------------------------|----------------------------|-------------------------------------------------|-----------------------------------------------------|------------------------------------------------|-----------------------------------------|--------------------------------------------|----------------------------------------|------------------------------------|--------------------------------------|----|
|                                                                                  | 20 | DQ30                | DQ31       | LCD_R2_PC22 L8                        | LCD_G7_PC17                        | LCD_G2_PC12 LC                    | 1cD_B6_Pc06          | LCD_B3_PC03                         | LCD_HSYN_P LC                  | LCD_VSYN_P<br>C19                      | ADC_YP A                    | CLK32K_PD14 A           | RTCLK X                        | DDCCEC                     | IMDSDATAP[2 Th                                  | IMDSDATAP[1 TI                                      | TMDSDATAN[<br>0]                               | TMDSCLKP TP                             | MSCO_D2_MSC1 Mi<br>_D2_MSC2_D2_P C1<br>E22 | cDC_AIP20 A                            | CDC_AIN10 CI                       | AVSAO_CDC V                          | 20 |
|                                                                                  | 19 | DQ28                | DQ29       | CD_R7_PC27 L                          | CD_R4_PC24 L                       | CD_06_PC16 L                      | .cb_61_PC11_L        | CD_BS_PC05                          | CD_B1_LCD_PS L                 | CD_DE_PC09                             | ADC_YM /                    | PWRON                   | PPRST_ F                       | HPD [                      | REXT 1                                          | TMDSDATAP[0]                                        | AIC_SDATO_PE0 1                                | AIC_SDATI_PE06                          | MSCO_CUK_MSC1_CN<br>UK_MSC2_CUK_PEZ<br>8   | AVSCDC                                 | CDC_AIP30                          | cDC_VCAP0                            | 19 |
|                                                                                  | 18 | DQS3N               | DOS3       | A2 L                                  | RASN                               | CD_R3_PC23_L0                     | LCD_G4_PC14_LC       | LCD_60_LCD_SPL<br>_UART4_TXD_PC1_L( | LCD_B4_PC04                    | LCD_B0_LCD_<br>LCD_B0_LCD_<br>REV_PC00 | ADC_XM A                    | DWI_PF30 F              | KUP_PA30 F                     | PWW1_PE01                  | UARTS CTS_BCL_F                                 | UART3_RXD_B TE                                      | RCLK_PD13 A                                    | MSC0_D3_MSC1_<br>D3_MSC2_D3_PE2_AI<br>3 | MSC0_D1_MSC1_ M<br>D1_MSC2_D1_PE2_U<br>1   | cDc_MICBIAS A                          | CDC_AOHPL C                        | CDC_AOHPR C                          | 18 |
|                                                                                  | 17 | DQ25 [              | DQ26       | DQ27                                  | A10                                | RSTN                              | LCD_R6_PC2 L         | LCD_GS_PC1 L                        | AVDEFUSE                       | ADC_AUX2 R                             | ADC_AUX1 A                  | TEST_TE                 | VDDRTC V                       | PVVM0_PE00 P               | UARTS_RTS_L U                                   | PWWS_UARTS_T<br>XD_SCLK_RSTN<br>_PB05               | MSCO_DO_MSC1<br>_DO_MSC2_DO_ L<br>PEZO         | CEC_PF23 b                              | DDCSCK_12C N                               | CDC_HPSEN c                            | CDC_AOLOP C                        | CDC_AOLON C                          | 17 |
|                                                                                  | 16 |                     | DM3        | DQ24                                  | A3                                 | орто                              | VREF2                |                                     |                                |                                        |                             |                         |                                |                            |                                                 |                                                     | DDCSDA_12C4_<br>SDA_PF25                       | snev_est                                | USB_ID                                     | USB_DP1                                | USB_DM1                            |                                      | 16 |
|                                                                                  | 15 | DQ21                | DQ22       | DQ23                                  | A1                                 | WEN                               |                      | VSSMEM                              | VDDMEM                         | VSSMEM                                 | AVDADC                      | AVSADC                  | DDRTC11                        | AVSHDMI                    | AVDHDMI                                         | AVD HDMI25                                          | BOOT_SEL2_PD1 (                                | BOOT_SEL0_PD1                           | DRVVBUS_PE10                               | ISB_TXR_RKL                            | USB_DMO                            | USB_DP0                              | 15 |
| Ma.                                                                              | 14 | DQS2N               | DQS2       | DQ20                                  | A11 /                              | BA2 V                             |                      | VDDMEM                              | VDDMEM V                       | vss v                                  | √SS                         | VSS A                   | VSS M                          | VSS A                      | √ SSA                                           | VDDIO_MSC A'                                        | டைகை                                           | BOOT_SEL1_P Bi                          | PW/M2_PE02 D                               | EXCLKO_PD15 U                          | EXCLK_XOUT L                       | EXCLK_XIN L                          | 14 |
| er1.0<br>Spitch, top vi                                                          | 13 |                     | DQ19 D     | DQ18 E                                | A12 A                              | /REF1 B                           |                      | VDDMEM V                            | /ООМЕМ V                       | vss v                                  | NSS N                       | VSS V                   | vss v                          | VSS V                      | AVDUSB33 V                                      | WDUSB25 VC                                          |                                                | PF13 01                                 | JART1_RXD PW                               | AVSPLL EX                              | AVDPLL EX                          | - G                                  | 13 |
| ssignment V<br>X 1.4mm, 0.                                                       | 12 | DM2                 | DQ16       | DQ17                                  | A13                                | VSSMEM                            |                      | VSSMEM                              | VSSMEM \                       | vss v                                  | VDD                         | VDD \                   | VDD                            | VDD                        | AVSUSB A                                        | PF14                                                |                                                | PF07                                    | UART1_CTS_ UART1_CTS_                      | JART1_TXD_                             | JARTO_TXD_                         | UARTO_CTS_G<br>PS_MAG_PF01           | 12 |
| JZ4780 Ball Assignment Ver1.0<br>BGA390, 17mm X 17mm X 1.4mm, 0.8pitch, top view | 11 | CKN                 | CK         | DQ15                                  | A14                                | A15                               |                      | VSSMEM                              | VSSMEM                         | VSS                                    | VDD                         | VDD                     | VDD                            | VDD                        | VDD                                             | PF15                                                |                                                | PF06                                    | UART1_RTS                                  | PD09                                   | UARTO_RTS_GP                       | JARTO_RXD_<br>OPS_CLK_PF<br>00       | 11 |
| JZ<br>BGA390,1                                                                   | 10 | DQ12                | DQ13       | DQ14                                  | A8                                 | A9                                |                      | VSSMEM                              | VSSMEM                         | VSS                                    | VDD                         | VDD                     | VDD                            | VDD                        | VDD                                             | PF08                                                |                                                | PF05                                    | PD08                                       | PCM_DI_PD0<br>3                        | PCM_SYN_P<br>D02                   | PCM_CLK_PD<br>01                     | 10 |
|                                                                                  | 6  |                     | DQS1N      | DQS1                                  | A7                                 | A6                                |                      | VDDME<br>M                          | VDDME<br>M                     | NSS                                    | QQA                         | NSS                     | NSS                            | NSS                        |                                                 | NSS                                                 |                                                | PF04                                    | PS2_I/D/ATA_<br>UART2_TXD_<br>PD07         | PCM_DO_P<br>DOO                        |                                    |                                      | 6  |
|                                                                                  | 8  | DQ11                | DQ10       | DO3                                   | A5                                 | A4                                |                      | VDOMEM                              | VDDMEM                         | NSS                                    | NSS                         | VSS                     | VDDIO                          | VDDIO                      | VDDIO                                           | AVSLVDSPLL                                          |                                                | PSZ_MDATA_UA<br>RTZ_CTSPD06             | PSZ_KCLK_UAR<br>TZ_RXD_PD06                | MSC1_D3_SSI0_<br>CB0_SSI1_CE0<br>_PD23 |                                    |                                      | 80 |
|                                                                                  | 7  | DQ8                 | DM1        | DQ7                                   | Ao                                 | BA0                               |                      | VSSMEM                              | VDDMEM                         | \ss                                    | PVVM4_12C4_<br>SCK_PE04     | VDDIO_NAND              | VDDIO_NAND                     | AVSLVDS                    | AVDLVDS                                         | AVD LVD SP LL                                       |                                                | PS2_MCLK_UAR<br>T2_RTSPD04              | CIM_D10_12C<br>2_SDA_PF16                  | CIM_D11_12C<br>2_SCK_PF17              | MSC1_D0_SSD_<br>DR_SSN_DR_P<br>D20 | MSC1_D1_SSD_<br>CE1_SSH_CE1_<br>PD21 | 2  |
|                                                                                  | 9  |                     | DQ6        | DQS                                   | BA1                                | CASN                              | VREF0                |                                     |                                |                                        |                             |                         |                                |                            |                                                 |                                                     | VDDIO_CIM                                      | CIM_D7_PB1                              | CIM_D9_DMI                                 | CIM_D8_DMI                             | CIM_MCLK_<br>PB09                  |                                      | 9  |
|                                                                                  | 2  | 0SOG                | DQ4        | NOSOO                                 | CKE                                | CSN1                              | CS6_RDWR<br>_PA26    | SA4_PB04                            | TCK_UART3_R<br>TS_PS2_MCL<br>K | TMS_UART3_C<br>TS_PS2_MDA<br>TA        | TRST_                       | 1204_SDA_P<br>E12       | SSIO_GPC_S<br>SI1_GPC_PE<br>19 | PF12                       | SSIO_CLK_S<br>SI1_CLK_PE<br>15                  | SSIO_DR_SS<br>I1_DR_PE14                            | TSD15_PB25                                     | TSDI6_PB26                              | TSDI7_PB27                                 | CIM_D6_PB1                             | NASA WID                           | OB97<br>CIM_HSYN_                    | ß  |
|                                                                                  | 4  | ೯೮೦                 | DQ2        | CSNO                                  | δZ                                 | WAT_SSIO_<br>DR_PA27              | SAS_SSIO_CL          | CS2_MSCO_<br>D2_PA22                | 90vd-9d<br>Toosw-9ds           | TDI_UART3_<br>RXD_PS2_KC<br>LK         | TDO_UARTS_TX<br>D_PS2_KDATA | DF10                    | 60 d d                         | SSIO_CE1_SSI<br>1_CE1_PE18 | SSIO_DT_SSI                                     | PF11                                                | SSIO_CEO_SSI                                   | TSDI3_PB23                              | TSDI4_PB24                                 | CIM_D2_PB1                             | CIM_D4_PB1                         | CIM_PCLK_P<br>BO6                    | 4  |
|                                                                                  | 3  | DQ1                 | DQ0        | WE_PA17                               | SSIO_DT_PA                         | SAO_CL_PB0                        | CS1_MSCO_D1<br>_PA21 | SD7_MSC0_<br>D7_PA07                | SD4_MSC0_<br>D4_PA04           | SD1_PA01                               |                             | PVVM3_12C4_<br>SDA_PE03 | PF22                           | PF20                       | SYSCLK_PF1<br>8                                 | MSC2_D3_SSI0<br>_CB0_SSI1_CE<br>0_TSFRM_PB3<br>1    |                                                | LVDS_D1P_L<br>CD_G3                     | TSD12_PB22                                 | CIM_D0_PB1<br>0                        | CIM_D3_PB1<br>3                    | IM_DS_PB1                            | eo |
|                                                                                  | 2  | DMO                 | RD_PA16    | SA2_P B02                             | SA1_AL_PB                          | MSCO_DO_<br>SSIO_DR_P<br>420      | CS4_MSC<br>0_RST_PA  | SD5_MSC0<br>_D5_PA05                | SD3_PA03                       | SDO_PA00                               |                             | PWM7_12C3<br>_SCK_PD11  | 12C4_SCK_<br>PE13              | PF21                       | PF19                                            |                                                     | MSC2_DO_SSI<br>O_DR_SSI1_D<br>R_TSDIO_PEZ<br>O | LVDS_DOP_<br>LCD_G1                     | .VDS_D2P_                                  | LVDS_CKP<br>_LCD_VSY<br>N              | LVDS_D3P_<br>LCD_G7                | CIM_D1_PB                            | 2  |
|                                                                                  | 1  | CSS_SSI0<br>CE0_PA2 | SA3_PB03   | FRE_MSC0_<br>CLK_SSI0_CL<br>K_PA18    | FVVE_MSC<br>0_CMD_SSI<br>0_DT_PA19 | cs3_Msm_<br>b3_ssio_ce0 (<br>PA23 |                      | NDGS_PA2<br>9                       | SD 2_P A02                     |                                        | 1200_SCK_<br>PD31           | 1200_SDA_<br>PD30       | PVVM6_12C3<br>_SDA_PD10        |                            | MSCZ_CUK_S<br>SD_CUK_SSN<br>_CUK_TSCUK_<br>PBZS | MSC2_CMD_S  <br>SD_DT_SSH_ O<br>DT_TSSTR_P  <br>BZ9 |                                                | LVDS_DON_                               | LVDS_D1N_<br>LCD_G2                        | LVDS_D2N_<br>LCD_G4                    | LVDS_CKN<br>_LCD_HSY<br>N          | LVDS_D3N_                            | 1  |
|                                                                                  | 0  | ¥                   | М          | Ü                                     | Ω                                  | (m)                               | (x.,                 | Ð                                   | Н                              | Ţ                                      | M                           | ı                       | ш                              | N                          | д                                               | ρĽ                                                  | ⊢                                              | Þ                                       | Δ                                          | Δh                                     | Ÿ                                  | AA                                   | 0  |

Figure 2-2 JZ4780 pin to ball assignment



# 2.5 Pin Description [1][2]

## 2.5.1 DDR

Table 2-1 DDR(mDDR, DDR2, LPDDR2, DDR3) Pins (77)

| Pin<br>Names | Ю | Loc | IO Cell Char.      | Pin Description           | Power              |
|--------------|---|-----|--------------------|---------------------------|--------------------|
| DQ0          | Ю | В3  | Bi-dir, Single-end | DQ0: DDR data bus bit 0   | VDD <sub>MEM</sub> |
| DQ1          | Ю | A3  | Bi-dir, Single-end | DQ1: DDR data bus bit 1   | $VDD_{MEM}$        |
| DQ2          | Ю | B4  | Bi-dir, Single-end | DQ2: DDR data bus bit 2   | VDD <sub>MEM</sub> |
| DQ3          | Ю | A4  | Bi-dir, Single-end | DQ3: DDR data bus bit 3   | VDD <sub>MEM</sub> |
| DQ4          | Ю | B5  | Bi-dir, Single-end | DQ4: DDR data bus bit 4   | VDD <sub>MEM</sub> |
| DQ5          | Ю | C6  | Bi-dir, Single-end | DQ5: DDR data bus bit 5   | VDD <sub>MEM</sub> |
| DQ6          | Ю | В6  | Bi-dir, Single-end | DQ6: DDR data bus bit 6   | VDD <sub>MEM</sub> |
| DQ7          | Ю | C7  | Bi-dir, Single-end | DQ7: DDR data bus bit 7   | VDD <sub>MEM</sub> |
| DQ8          | Ю | A7  | Bi-dir, Single-end | DQ8: DDR data bus bit 8   | VDD <sub>MEM</sub> |
| DQ9          | Ю | C8  | Bi-dir, Single-end | DQ9: DDR data bus bit 9   | VDD <sub>MEM</sub> |
| DQ10         | Ю | В8  | Bi-dir, Single-end | DQ10: DDR data bus bit 10 | VDD <sub>MEM</sub> |
| DQ11         | Ю | A8  | Bi-dir, Single-end | DQ11: DDR data bus bit 11 | VDD <sub>MEM</sub> |
| DQ12         | Ю | A10 | Bi-dir, Single-end | DQ12: DDR data bus bit 12 | VDD <sub>MEM</sub> |
| DQ13         | Ю | B10 | Bi-dir, Single-end | DQ13: DDR data bus bit 13 | VDD <sub>MEM</sub> |
| DQ14         | Ю | C10 | Bi-dir, Single-end | DQ14: DDR data bus bit 14 | VDD <sub>MEM</sub> |
| DQ15         | Ю | C11 | Bi-dir, Single-end | DQ15: DDR data bus bit 15 | VDD <sub>MEM</sub> |
| DQ16         | Ю | B12 | Bi-dir, Single-end | DQ16: DDR data bus bit 16 | VDD <sub>MEM</sub> |
| DQ17         | Ю | C12 | Bi-dir, Single-end | DQ17: DDR data bus bit 17 | VDD <sub>MEM</sub> |
| DQ18         | Ю | C13 | Bi-dir, Single-end | DQ18: DDR data bus bit 18 | VDD <sub>MEM</sub> |
| DQ19         | Ю | B13 | Bi-dir, Single-end | DQ19: DDR data bus bit 19 | VDD <sub>MEM</sub> |
| DQ20         | Ю | C14 | Bi-dir, Single-end | DQ20: DDR data bus bit 20 | VDD <sub>MEM</sub> |
| DQ21         | Ю | A15 | Bi-dir, Single-end | DQ21: DDR data bus bit 21 | VDD <sub>MEM</sub> |
| DQ22         | Ю | B15 | Bi-dir, Single-end | DQ22: DDR data bus bit 22 | VDD <sub>MEM</sub> |
| DQ23         | Ю | C15 | Bi-dir, Single-end | DQ23: DDR data bus bit 23 | VDD <sub>MEM</sub> |
| DQ24         | Ю | C16 | Bi-dir, Single-end | DQ24: DDR data bus bit 24 | VDD <sub>MEM</sub> |
| DQ25         | Ю | A17 | Bi-dir, Single-end | DQ25: DDR data bus bit 25 | VDD <sub>MEM</sub> |
| DQ26         | Ю | B17 | Bi-dir, Single-end | DQ26: DDR data bus bit 26 | VDD <sub>MEM</sub> |
| DQ27         | Ю | C17 | Bi-dir, Single-end | DQ27: DDR data bus bit 27 | VDD <sub>MEM</sub> |
| DQ28         | Ю | A19 | Bi-dir, Single-end | DQ28: DDR data bus bit 28 | VDD <sub>MEM</sub> |
| DQ29         | Ю | B19 | Bi-dir, Single-end | DQ29: DDR data bus bit 29 | VDD <sub>MEM</sub> |
| DQ30         | Ю | A20 | Bi-dir, Single-end | DQ30: DDR data bus bit 30 | VDD <sub>MEM</sub> |
| DQ31         | Ю | B20 | Bi-dir, Single-end | DQ31: DDR data bus bit 31 | VDD <sub>MEM</sub> |
| A0           | 0 | D7  | Output, Single-end | A0: DDR address bus bit 0 | VDD <sub>MEM</sub> |
| A1           | 0 | D15 | Output, Single-end | A1: DDR address bus bit 1 | VDD <sub>MEM</sub> |
| A2           | 0 | C18 | Output, Single-end | A2: DDR address bus bit 2 | VDD <sub>MEM</sub> |
| A3           | 0 | D16 | Output, Single-end | A3: DDR address bus bit 3 | VDD <sub>MEM</sub> |
| A4           | 0 | E8  | Output, Single-end | A4: DDR address bus bit 4 | VDD <sub>MEM</sub> |
| A5           | 0 | D8  | Output, Single-end | A5: DDR address bus bit 5 | VDD <sub>MEM</sub> |
| A6           | 0 | E9  | Output, Single-end | A6: DDR address bus bit 6 | VDD <sub>MEM</sub> |
| A7           | 0 | D9  |                    | A7: DDR address bus bit 7 | VDD <sub>MEM</sub> |
| A8           | 0 | D10 |                    | A8: DDR address bus bit 8 | VDD <sub>MEM</sub> |
| A9           | 0 | E10 | <u> </u>           | A9: DDR address bus bit 9 | VDD <sub>MEM</sub> |



| Pin<br>Names | Ю   | Loc | IO Cell Char.        | Pin Description                                                                                    | Power                 |
|--------------|-----|-----|----------------------|----------------------------------------------------------------------------------------------------|-----------------------|
| A10          | 0   | D17 | Output, Single-end   | A10: DDR address bus bit 10                                                                        | $VDD_{MEM}$           |
| A11          | 0   | D14 | Output, Single-end   | A11: DDR address bus bit 11                                                                        | $VDD_{MEM}$           |
| A12          | 0   | D13 | Output, Single-end   | A12: DDR address bus bit 12                                                                        | $VDD_{MEM}$           |
| A13          | 0   | D12 | Output, Single-end   | A13: DDR address bus bit 13                                                                        | $VDD_{MEM}$           |
| A14          | 0   | D11 | Output, Single-end   | A14: DDR address bus bit 14                                                                        | $VDD_{MEM}$           |
| A15          | 0   | E11 | Output, Single-end   | A15: DDR address bus bit 15                                                                        | $VDD_{MEM}$           |
| CSN0         | 0   | C4  | Output, Single-end   | CSN0: DDR chip select 0                                                                            | $VDD_{MEM}$           |
| CSN1         | 0   | E5  | Output, Single-end   | CSN1: DDR chip select 1                                                                            | $VDD_{MEM}$           |
| RASN         | 0   | D18 | Output, Single-end   | RASN: DDR row address strobe                                                                       | $VDD_{MEM}$           |
| CASN         | 0   | E6  | Output, Single-end   | CASN: DDR column address strobe                                                                    | $VDD_{MEM}$           |
| WEN          | 0   | E15 | Output, Single-end   | WEN: DDR write enable                                                                              | $VDD_{MEM}$           |
| DQS0         | Ю   | A5  | Bi-dir, Differential | DQS0: DDR data byte 0 strobe positive                                                              | $VDD_{MEM}$           |
| DQS0N        | Ю   | C5  | Bi-dir, Differential | DQS0N: DDR data byte 0 strobe negative for differential. Use this pin for differential DQS signal. | $VDD_{MEM}$           |
| DQS1         | Ю   | C9  | Bi-dir, Differential | DQS1: DDR data byte 1 strobe positive                                                              | $VDD_{MEM}$           |
| DQS1N        | Ю   | В9  | Bi-dir, Differential | DQS1N: DDR data byte 1 strobe negative for differential.                                           | $VDD_{MEM}$           |
| DQS2         | Ю   | B14 | Bi-dir, Differential | DQS2: DDR data byte 2 strobe positive                                                              | $VDD_{MEM}$           |
| DQS2N        | Ю   | A14 | Bi-dir, Differential | DQS2N: DDR data byte 2 strobe negative for differential.                                           | $VDD_{MEM}$           |
| DQS3         | Ю   | B18 | Bi-dir, Differential | DQS3: DDR data byte 3 strobe positive                                                              | $VDD_{MEM}$           |
| DQS3N        | Ю   | A18 | Bi-dir, Differential | DQS3N: DDR data byte 3 strobe negative for differential.                                           | $VDD_{MEM}$           |
| DM0          | 0   | A2  | Output, Single-end   | DM0: DDR data byte 0 mask                                                                          | $VDD_{MEM}$           |
| DM1          | 0   | В7  | Output, Single-end   | DM1: DDR data byte 1 mask                                                                          | $VDD_{MEM}$           |
| DM2          | 0   | A12 | Output, Single-end   | DM2: DDR data byte 2 mask                                                                          | $VDD_{MEM}$           |
| DM3          | 0   | B16 | Output, Single-end   | DM3: DDR data byte 3 mask                                                                          | $VDD_{MEM}$           |
| BA0          | 0   | E7  | Output, Single-end   | BA0: DDR address bus bank 0                                                                        | $VDD_{MEM}$           |
| BA1          | 0   | D6  | Output, Single-end   | BA1: DDR address bus bank 1                                                                        | $VDD_{MEM}$           |
| BA2          | 0   | E14 | Output, Single-end   | BA2: DDR address bus bank 2                                                                        | $VDD_{MEM}$           |
| CK           | 0   | B11 | Output, Differential | CK: DDR clock                                                                                      | $VDD_{MEM}$           |
| CKN          | 0   | A11 | Output, Differential | CKN: DDR inverse clock                                                                             | $VDD_{MEM}$           |
| CKE          | 0   | D5  | Output, Single-end   | CKE: DDR clock enable                                                                              | $VDD_{MEM}$           |
| ODT0         | 0   | E16 | Output, Single-end   | ODT0: DDR rank 0 On-die termination (for CSN0)                                                     | $VDD_{MEM}$           |
| RSTN         | 0   | E17 | Output, Single-end   | RSTN: DDR3 reset pin                                                                               | VDD <sub>MEM</sub>    |
| VREF0        | ΑI  | F6  |                      | VREF0: DDR/DDR2/DDR3 input reference voltage                                                       | VDD <sub>MEM</sub> /2 |
| VREF1        | Al  | E13 |                      | VREF1: DDR/DDR2/DDR3 input reference voltage                                                       | VDD <sub>MEM</sub> /2 |
| VREF2        | AI  | F16 |                      | VREF2: DDR/DDR2/DDR3 input reference voltage                                                       | VDD <sub>MEM</sub> /2 |
| ZQ           | AIO | D4  |                      | ZQ: DDR3 External reference which is connected to a 240ohm resister to VSSIOm                      |                       |

# 2.5.2 BOOT and storage

# Table2-2 Static-Memory/MSC0/SPI0/DMA/1WIRE Pins (28; all GPIO shared: PA0~7, PA16~29, PB0~5)

| Pin<br>Names | Ю  | Loc | IO Cell<br>Char.  | Pin Description                                              | Power  |
|--------------|----|-----|-------------------|--------------------------------------------------------------|--------|
| SD0<br>PA0   | 99 | 17  | 8mA,<br>pullup-pe | SD0: Static memory data bus bit 0<br>PA0: GPIO group A bit 0 | VDDIOn |



| Pin<br>Names                               | Ю                 | Loc | IO Cell<br>Char.               | Pin Description                                                                                                                                                | Power  |
|--------------------------------------------|-------------------|-----|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| SD1<br>PA1                                 | 10<br>10          | J3  | 8mA,<br>pullup-pe              | SD1: Static memory data bus bit 1<br>PA1: GPIO group A bit 1                                                                                                   | VDDIOn |
| SD2<br>PA2                                 | 10<br>10          | H1  | 8mA,<br>pullup-pe              | SD2: Static memory data bus bit 2<br>PA2: GPIO group A bit 2                                                                                                   | VDDIOn |
| SD3<br>PA3                                 | 10<br>10          | H2  | 8mA,<br>pullup-pe              | SD3: Static memory data bus bit 3<br>PA3: GPIO group A bit 3                                                                                                   | VDDIOn |
| SD4<br>MSC0_D4<br>PA4                      | 10<br>10<br>10    | НЗ  | 8mA,<br>pullup-pe              | SD4: Static memory data bus bit 4<br>MSC0_D4: MSC (MMC/SD) 0 data bit 4<br>PA4: GPIO group A bit 4                                                             | VDDIOn |
| SD5<br>MSC0_D5<br>PA5                      | 10<br>10<br>10    | G2  | 8mA,<br>pullup-pe              | SD5: Static memory data bus bit 5 MSC0_D5: MSC (MMC/SD) 0 data bit 5 PA5: GPIO group A bit 5                                                                   | VDDIOn |
| SD6<br>MSC0_D6<br>PA6                      | 10<br>10<br>10    | H4  | 8mA,<br>pullup-pe              | SD6: Static memory data bus bit 6 MSC0_D6: MSC (MMC/SD) 0 data bit 6 PA6: GPIO group A bit 6                                                                   | VDDIOn |
| SD7<br>MSC0_D7<br>PA7                      | 10<br>10<br>10    | G3  | 8mA,<br>pullup-pe              | SD7: Static memory data bus bit 7 MSC0_D7: MSC (MMC/SD) 0 data bit 7 PA7: GPIO group A bit 7                                                                   | VDDIOn |
| SA0<br>(CL)<br>PB0                         | 0                 | E3  | 8mA,<br>pulldown-pe,<br>rst-pe | SA1: Static memory address bus bit 0 If NAND flash is used, this pin is used as NAND CL (command latch) pin PB0: GPIO group B bit 0                            | VDDIOn |
| SA1<br>(AL)<br>PB1                         | 0                 | D2  | 8mA,<br>pulldown-pe,<br>rst-pe | SA1: Static memory address bus bit 1 If NAND flash is used, this pin is used as NAND AL (address latch) pin PB1: GPIO group B bit 1                            | VDDIOn |
| SA2<br>PB2                                 | 0<br>10           | C2  | 8mA,<br>pullup-pe              | SA2: Static memory address bus bit 2<br>PB2: GPIO group B bit 2                                                                                                | VDDIO  |
| SA3<br>PB3                                 | 0<br>10           | B1  | 8mA,<br>pullup-pe              | SA3: Static memory address bus bit 3<br>PB3: GPIO group B bit 3                                                                                                | VDDIO  |
| SA4<br>PB4                                 | 0<br>10           | G5  | 8mA,<br>pullup-pe              | SA4: Static memory address bus bit 4<br>PB4: GPIO group B bit 4                                                                                                | VDDIO  |
| SA5<br>SSI0_CLK<br>PB5(FRB1)               | 0<br>0<br>10      | F4  | 8mA,<br>pullup-pe              | SA5: Static memory address bus bit 5<br>SSI0_CLK: SSI 0 clock output<br>PB5: GPIO group B bit 5. NAND flash FRB input 1 candidate                              | VDDIO  |
| RD_<br>PA16                                | 0 10              | B2  | 8mA,<br>pullup-pe,<br>rst-pe   | RD_: Static memory read strobe<br>PA16: GPIO group A bit 16                                                                                                    | VDDIO  |
| WE_<br>PA17                                | 0 10              | C3  | 8mA,<br>pullup-pe,<br>rst-pe   | WE_: Static memory write strobe PA17: GPIO group A bit 17                                                                                                      | VDDIO  |
| FRE_<br>MSC0_CLK<br>SSI0_CLK<br>PA18       | 0<br>0<br>0<br>10 | C1  | 8mA,<br>pullup-pe,<br>rst-pe   | FRE_: NAND read enable MSC0_CLK: MSC (MMC/SD) 0 clock output SSI0_CLK: SSI 0 clock output PA18: GPIO group A bit 18                                            | VDDIOn |
| FWE_<br>MSC0_CMD<br>SSI0_DT<br>PA19        | 0000              | D1  | 8mA,<br>pullup-pe,<br>rst-pe   | FWE_: NAND write enable MSC0_CMD: MSC (MMC/SD) 0 command SSI0_DT: SSI 0 data output PA19: GPIO group A bit 19                                                  | VDDIOn |
| MSC0_D0<br>SSI0_DR<br>PA20(FRB0)           | 10<br>1<br>10     | E2  | 8mA,<br>pullup-pe              | MSC0_D0: MSC (MMC/SD) 0 data bit 0<br>SSI0_DR: SSI 0 data input<br>PA20: GPIO group A bit 20. NAND flash FRB (ready/busy) input 0                              | VDDIOn |
| CS1_<br>MSC0_D1<br>PA21                    | 0<br>10<br>10     | F3  | 8mA,<br>pullup-pe,<br>rst-pe   | CS1_: NAND/NOR/SRAM chip select 1 MSC0_D1: MSC (MMC/SD) 0 data bit 1 PA21: GPIO group A bit 21                                                                 | VDDIOn |
| CS2_<br>MSC0_D2<br>PA22                    | 0<br>10<br>10     | G4  | 8mA,<br>pullup-pe,<br>rst-pe   | CS2_: NAND/NOR/SRAM chip select 2 MSC0_D2: MSC (MMC/SD) 0 data bit 2 PA22: GPIO group A bit 22                                                                 | VDDIOn |
| CS3_<br>MSC0_D3<br>SSI0_CE0_<br>PA23(FRB1) | 0000              | E1  | 8mA,<br>pullup-pe,<br>rst-pe   | CS3_: NAND/NOR/SRAM chip select 3 MSC0_D3: MSC (MMC/SD) 0 data bit 3 SSI0_CE0_: SSI0 chip enable 0 PA23: GPIO group A bit 23. NAND flash FRB input 1 candidate | VDDIOn |



| Pin<br>Names                   | Ю        | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                                 | Power  |
|--------------------------------|----------|-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| CS4_<br>MSC0_RST_<br>PA24      | 000      | F2  | 8mA,<br>pullup-pe,<br>rst-pe | CS4_: NAND/NOR/SRAM chip select 4 MSC0_RST_: MSC0 Reset output PA24: GPIO group A bit 24                                                                        | VDDIOn |
| CS5_<br>SSI0_CE0_<br>PA25      | 000      | A1  | 8mA,<br>pullup-pe,<br>rst-pe | CS5_: NAND/NOR/SRAM chip select 5 SSI0_CE0_: SSI0 chip enable 0 PA25: GPIO group A bit 25                                                                       | VDDIO  |
| CS6_<br>RDWR_<br>PA26(FRB1)    | 0 0 0    | F5  | 8mA,<br>pullup-pe,<br>rst-pe | CS6_: NAND/NOR/SRAM chip select 6 RDWR_: Static memory access indicator, 1 for read and 0 for write PA26: GPIO group A bit 26. NAND flash FRB input 1 candidate | VDDIO  |
| WAIT_<br>SSI0_DR<br>PA27(FRB1) | <u>0</u> | E4  | 8mA,<br>pullup-pe            | WAIT_: Slow static memory/device wait signal SSI0_DR: SSI 0 data input PA27: GPIO group A bit 27. NAND flash FRB input 1 candidate                              | VDDIO  |
| SSI0_DT<br>PA28(FRB1)          | 00       | D3  | 8mA,<br>pullup-pe            | SSI0_DT: SSI 0 data output<br>PA28: GPIO group A bit 28. NAND flash FRB input 1 candidate                                                                       | VDDIO  |
| NDQS<br>PA29                   | 10<br>10 | G1  | 8mA,<br>pullup-pe            | NDQS: NAND DQS signal<br>PA29: GPIO group A bit 29                                                                                                              | VDDIOn |

## 2.5.3 LCD

Table 2-3 LCDC Pins (28; all GPIO shared: PC0~27)

| Pin<br>Names                           | Ю                 | Loc | IO Cell<br>Char.             | Pin Description                                                                                                             | Power |
|----------------------------------------|-------------------|-----|------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-------|
| LCD_B0<br>LCD_REV<br>PC0               | 0<br>0<br>10      | J18 | 8mA,<br>pullup-pe            | LCD_B0: LCD Blue data bit 0<br>LCD_REV: LCD REV output for special TFT<br>PC0: GPIO group C bit 0                           | VDDIO |
| LCD_B1<br>LCD_PS<br>PC1                | 0 0 0             | H19 | 8mA,<br>pullup-pe            | LCD_B1: LCD Blue data bit 1<br>LCD_PS: LCD PS output for special TFT<br>PC1: GPIO group C bit 1                             | VDDIO |
| LCD_B2<br>PC2                          | 0 0               | G21 | 8mA,<br>pullup-pe            | LCD_B2: LCD Blue data bit 2<br>PC2: GPIO group C bit 2                                                                      | VDDIO |
| LCD_B3<br>PC3                          | 00                | G20 | 8mA,<br>pullup-pe            | LCD_B3: LCD Blue data bit 3<br>PC3: GPIO group C bit 3                                                                      | VDDIO |
| LCD_B4<br>PC4                          | 0 10              | H18 | 8mA,<br>pullup-pe            | LCD_B4: LCD Blue data bit 4<br>PC4: GPIO group C bit 4                                                                      | VDDIO |
| LCD_B5<br>PC5                          | 0<br>10           | G19 | 8mA,<br>pullup-pe            | LCD_B5: LCD Blue data bit 5<br>PC5: GPIO group C bit 5                                                                      | VDDIO |
| LCD_B6<br>PC6                          | 0<br>10           | F20 | 8mA,<br>pullup-pe            | LCD_B6: LCD Blue data bit 6<br>PC6: GPIO group C bit 6                                                                      | VDDIO |
| LCD_B7<br>PC7                          | 0<br>10           | E21 | 8mA,<br>pullup-pe            | LCD_B7: LCD Blue data bit 7<br>PC7: GPIO group C bit 7                                                                      | VDDIO |
| LCD_PCLK<br>PC8                        | 0<br>10           | H21 | 8mA,<br>pullup-pe            | LCD_PCLK: LCD pixel clock<br>PC8: GPIO group C bit 8                                                                        | VDDIO |
| LCD_DE<br>PC9                          | 0<br>10           | J19 | 8mA,<br>pullup-pe            | LCD_DE: STN AC bias drive/non-STN data enable PC9: GPIO group C bit 9                                                       | VDDIO |
| LCD_G0<br>LCD_SPL<br>UART4_TxD<br>PC10 | 0<br>0<br>0<br>10 | G18 | 8mA,<br>pullup-pe,<br>rst-pe | LCD_G0: LCD Green data bit 0<br>LCD_SPL: LCD SPL output<br>UART4_TxD: UART 4 transmitting data<br>PC10: GPIO group C bit 10 | VDDIO |
| LCD_G1<br>PC11                         | 0<br>10           | F19 | 8mA,<br>pullup-pe            | LCD_G1: LCD Green data bit 1<br>PC11: GPIO group C bit 11                                                                   | VDDIO |
| LCD_G2<br>PC12                         | 0<br>10           | E20 | 8mA,<br>pullup-pe            | LCD_G2: LCD Green data bit 2<br>PC12: GPIO group C bit 12                                                                   | VDDIO |
| LCD_G3<br>PC13                         | 0 10              | D21 | 8mA,<br>pullup-pe            | LCD_G3: LCD Green data bit 3<br>PC13: GPIO group C bit 13                                                                   | VDDIO |



| Pin<br>Names                           | Ю                 | Loc | IO Cell<br>Char.  | Pin Description                                                                                                        | Power |
|----------------------------------------|-------------------|-----|-------------------|------------------------------------------------------------------------------------------------------------------------|-------|
| LCD_G4<br>PC14                         | 0<br>10           | F18 | 8mA,<br>pullup-pe | LCD_G4: LCD Green data bit 4<br>PC14: GPIO group C bit 14                                                              | VDDIO |
| LCD_G5<br>PC15                         | 0<br>10           | G17 | 8mA,<br>pullup-pe | LCD_G5: LCD Green data bit 5<br>PC15: GPIO group C bit 15                                                              | VDDIO |
| LCD_G6<br>PC16                         | 0<br>10           | E19 | 8mA,<br>pullup-pe | LCD_G6: LCD Green data bit 6<br>PC16: GPIO group C bit 16                                                              | VDDIO |
| LCD_G7<br>PC17                         | 0<br>10           | D20 | 8mA,<br>pullup-pe | LCD_G7: LCD Green data bit 7 PC17: GPIO group C bit 17                                                                 | VDDIO |
| LCD_HSYN<br>PC18                       | 10<br>10          | H20 | 8mA,<br>pullup-pe | LCD_HSYN: LCD line clock/horizonal sync<br>PC18: GPIO group C bit 18                                                   | VDDIO |
| LCD_VSYN<br>PC19                       | 10<br>10          | J20 | 8mA,<br>pullup-pe | LCD_VSYN: LCD frame clock/vertical sync<br>PC19: GPIO group C bit 19                                                   | VDDIO |
| LCD_R0<br>LCD_CLS<br>UART4_RxD<br>PC20 | 0<br>0<br>1<br>10 | C21 | 8mA,<br>pullup-pe | LCD_R0: LCD Red data bit 0<br>LCD_CLS: LCD CLS output<br>UART4_RxD: UART 4 Receiving data<br>PC20: GPIO group C bit 20 | VDDIO |
| LCD_R1<br>PC21                         | 0<br>10           | B21 | 8mA,<br>pullup-pe | LCD_R1: LCD Red data bit 1<br>PC21: GPIO group C bit 21                                                                | VDDIO |
| LCD_R2<br>PC22                         | 0<br>10           | C20 | 8mA,<br>pullup-pe | LCD_R2: LCD Red data bit 2<br>PC22: GPIO group C bit 22                                                                | VDDIO |
| LCD_R3<br>PC23                         | 0<br>10           | E18 | 8mA,<br>pullup-pe | LCD_R3: LCD Red data bit 3<br>PC23: GPIO group C bit 23                                                                | VDDIO |
| LCD_R4<br>PC24                         | 0<br>10           | D19 | 8mA,<br>pullup-pe | LCD_R4: LCD Red data bit 4<br>PC24: GPIO group C bit 24                                                                | VDDIO |
| LCD_R5<br>PC25                         | 0<br>10           | A21 | 8mA,<br>pullup-pe | LCD_R5: LCD Red data bit 5<br>PC25: GPIO group C bit 25                                                                | VDDIO |
| LCD_R6<br>PC26                         | 0<br>10           | F17 | 8mA,<br>pullup-pe | LCD_R6: LCD Red data bit 6<br>PC26: GPIO group C bit 26                                                                | VDDIO |
| LCD_R7<br>PC27                         | 0<br>10           | C19 | 8mA,<br>pullup-pe | LCD_R7: LCD Red data bit 7<br>PC27: GPIO group C bit 27                                                                | VDDIO |

## 2.5.4 GPIO

Table 2-4 GPIO Pins (12; all GPIO shared: PF4~15)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.    | Pin Description                                                     | Power |
|--------------|---|-----|---------------------|---------------------------------------------------------------------|-------|
| PF4          | Ю | U9  | 8mA,<br>pulldown-pe | PF4: GPIO group F bit 4. Pull-down not enabled at and after reset   | VDDIO |
| PF5          | Ю | U10 | 8mA,<br>pulldown-pe | PF5: GPIO group F bit 5. Pull-down not enabled at and after reset   | VDDIO |
| PF6          | Ю | U11 | 8mA,<br>pulldown-pe | PF6: GPIO group F bit 6. Pull-down not enabled at and after reset   | VDDIO |
| PF7          | Ю | U12 | 8mA,<br>pulldown-pe | PF7: GPIO group F bit 7. Pull-down not enabled at and after reset   | VDDIO |
| PF8          | Ю | R10 | 8mA,<br>pulldown-pe | PF8: GPIO group F bit 8. Pull-down not enabled at and after reset   | VDDIO |
| PF9          | Ю | M4  | 8mA,<br>pulldown-pe | PF9: GPIO group F bit 9. Pull-down not enabled at and after reset   | VDDIO |
| PF10         | Ю | L4  | 8mA,<br>pulldown-pe | PF10: GPIO group F bit 10. Pull-down not enabled at and after reset | VDDIO |
| PF11         | Ю | R4  | 8mA,<br>pulldown-pe | PF11: GPIO group F bit 11. Pull-down not enabled at and after reset | VDDIO |
| PF12         | Ю | N5  | 8mA,<br>pullup-pe   | PF12: GPIO group F bit 12                                           | VDDIO |



| Pin<br>Names | Ю | Loc | IO Cell<br>Char.  | Pin Description           | Power |
|--------------|---|-----|-------------------|---------------------------|-------|
| PF13         | Ю | U13 | 8mA,<br>pullup-pe | PF13: GPIO group F bit 13 | VDDIO |
| PF14         | Ю | R12 | 8mA,<br>pullup-pe | PF14: GPIO group F bit 14 | VDDIO |
| PF15         | Ю | R11 | 8mA,<br>pullup-pe | PF15: GPIO group F bit 15 | VDDIO |

### 2.5.5 CIM

Table 2-5 CIM/SMB2/DMIC/TSSI1 Pins (16; all GPIO shared: PB6~19, PF16~17)

| Pin<br>Names     | Ю        | Loc | IO Cell<br>Char.      | Pin Description                                                                            | Power  |
|------------------|----------|-----|-----------------------|--------------------------------------------------------------------------------------------|--------|
| CIM_PCLK<br>PB6  | 10       | AA4 | 8mA,<br>pullup-pe     | CIM_PCLK: CIM pixel clock input<br>PB6: GPIO group B bit 6                                 | VDDIOc |
| CIM_HSYN<br>PB7  | 0        | AA5 | 8mA,<br>pullup-pe     | CIM_HSYN: CIM horizonal sync input<br>PB7: GPIO group B bit 7                              | VDDIOc |
| CIM_VSYN<br>PB8  | I<br>10  | Y5  | 8mA,<br>pullup-pe     | CIM_VSYN: CIM vertical sync input<br>PB8: GPIO group B bit 8                               | VDDIOc |
| CIM_MCLK<br>PB9  | 0 0      | Y6  | 8mA,<br>pullup-pe     | CIM_MCLK: CIM master clock output<br>PB9: GPIO group B bit 9                               | VDDIOc |
| CIM_D0<br>PB10   | I<br>IO  | W3  | 8mA,<br>pulldown-pe   | CIM_D0: CIM data input bit 0. When use 8-bit data, use CIM_D0~D7 PB10: GPIO group B bit 10 | VDDIOc |
| CIM_D1<br>PB11   | I<br>10  | AA2 | 8mA,<br>pulldown-pe   | CIM_D1: CIM data input bit 1<br>PB11: GPIO group B bit 11                                  | VDDIOc |
| CIM_D2<br>PB12   | I<br>10  | W4  | 8mA,<br>pullup-pe     | CIM_D2: CIM data input bit 2<br>PB12: GPIO group B bit 12                                  | VDDIOc |
| CIM_D3<br>PB13   | - 0      | Y3  | 8mA,<br>pullup-pe     | CIM_D3: CIM data input bit 3<br>PB13: GPIO group B bit 13                                  | VDDIOc |
| CIM_D4<br>PB14   | I<br>10  | Y4  | 8mA,<br>pullup-pe     | CIM_D4: CIM data input bit 4<br>PB14: GPIO group B bit 14                                  | VDDIOc |
| CIM_D5<br>PB15   | I<br>10  | AA3 | 8mA,<br>pullup-pe     | CIM_D5: CIM data input bit 5<br>PB15: GPIO group B bit 15                                  | VDDIOc |
| CIM_D6<br>PB16   | I<br>10  | W5  | 8mA,<br>pulldown-pe   | CIM_D6: CIM data input bit 6<br>PB16: GPIO group B bit 16                                  | VDDIOc |
| CIM_D7<br>PB17   | I<br>10  | U6  | 8mA,<br>pulldown-pe   | CIM_D7: CIM data input bit 7<br>PB17: GPIO group B bit 17                                  | VDDIOc |
| DMIC_CLK<br>PB18 | 00       | W6  | 8mA,<br>pulldown-pe   | DMIC_CLK: Digital MIC clock output<br>PB18: GPIO group B bit 18                            | VDDIOc |
| DMIC_IN<br>PB19  | I<br>10  | V6  | 8mA, p<br>pulldown-pe | DMIC_IN: Digital MIC input<br>PB19: GPIO group B bit 19                                    | VDDIOc |
| SMB2_SDA<br>PF16 | 10<br>10 | V7  | 8mA,<br>pullup-pe     | SMB2_SDA: SMB 2 serial data<br>PF16: GPIO group F bit 16                                   | VDDIOc |
| SMB2_SCK<br>PF17 | 00       | W7  | 8mA,<br>pullup-pe     | SMB2_SCK: SMB 2 serial clock<br>PF17: GPIO group F bit 17                                  | VDDIOc |



### 2.5.6 3G/M-DTV

Table 2-6 TSSI/MSC2/SSI Pins (12; all GPIO shared: PB20~31)

| Pin<br>Names                                       | Ю          | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                                                                                           | Power |
|----------------------------------------------------|------------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC2_D0<br>SSI0_DR<br>SSI1_DR<br>TSDI0<br>PB20     | 99         | T2  | 8mA,<br>pullup-pe            | MSC2_D0: MSC (MMC/SD) 2 data bit 0 SSI0_DR: SSI 0 data input SSI1_DR: SSI 1 data input TSDI0: TS slave interface input data bus bit 0 PB20: GPIO group B bit 20                                                           | VDDIO |
| MSC2_D1<br>SSI0_CE1_<br>SSI1_CE1_<br>TSDI1<br>PB21 | 900-9      | Т3  | 8mA,<br>pullup-pe            | MSC2_D1: MSC (MMC/SD) 2 data bit 1<br>SSI0_CE1_: SSI 0 chip select 1<br>SSI1_CE1_: SSI 1 chip select 1<br>TSDI1: TS interface input data bus bit 1<br>PB21: GPIO group B bit 21                                           | VDDIO |
| TSDI2<br>PB22                                      | I<br>10    | V3  | 8mA,<br>pullup-pe            | TSDI2: TS interface input data bus bit 2<br>PB22: GPIO group B bit 22                                                                                                                                                     | VDDIO |
| TSDI3<br>PB23                                      | 0 –        | U4  | 8mA,<br>pullup-pe            | TSDI3: TS interface input data bus bit 3<br>PB23: GPIO group B bit 23                                                                                                                                                     | VDDIO |
| TSDI4<br>PB24                                      | I<br>Ю     | V4  | 8mA,<br>pullup-pe            | TSDI4: TS interface input data bus bit 4<br>PB24: GPIO group B bit 24                                                                                                                                                     | VDDIO |
| TSDI5<br>PB25                                      | I<br>10    | T5  | 8mA,<br>pullup-pe            | TSDI5: TS interface input data bus bit 5<br>PB25: GPIO group B bit 25                                                                                                                                                     | VDDIO |
| TSDI6<br>PB26                                      | <b>-</b> 0 | U5  | 8mA,<br>pullup-pe            | TSDI6: TS interface input data bus bit 6<br>PB26: GPIO group B bit 26                                                                                                                                                     | VDDIO |
| TSDI7<br>PB27                                      | <b>-</b> 0 | V5  | 8mA,<br>pullup-pe            | TSDI7: TS interface input data bus bit 7<br>PB27: GPIO group B bit 27                                                                                                                                                     | VDDIO |
| MSC2_CLK<br>SSI0_CLK<br>SSI1_CLK<br>TSCLK<br>PB28  | 000-0      | P1  | 8mA,<br>pullup-pe            | MSC2_CLK: MSC (MMC/SD) 2 clock output<br>SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>TSCLK: TS interface clock input<br>PB28: GPIO group B bit 28                                                     | VDDIO |
| MSC2_CMD<br>SSI0_DT<br>SSI1_DT<br>TSSTR<br>PB29    | 9-00-9     | R1  | 8mA,<br>pullup-pe,<br>rst-pe | MSC2_CMD: MSC (MMC/SD) 2 command<br>SSI0_DT: SSI 0 data output<br>SSI1_DT: SSI 1 data output<br>TSSTR: TS interface frame start input<br>PB29: GPIO group B bit 29                                                        | VDDIO |
| MSC2_D2<br>SSI0_GPC<br>SSI1_GPC<br>TSFAIL<br>PB30  | 900-9      | R2  | 8mA,<br>pullup-pe            | MSC2_D2: MSC (MMC/SD) 2 data bit 2<br>SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>TSFAIL: TS interface error package indicator input<br>PB30: GPIO group B bit 30 | VDDIO |
| MSC2_D3<br>SSI0_CE0_<br>SSI1_CE0_<br>TSFRM<br>PB31 | 900-9      | R3  | 8mA,<br>pullup-pe,<br>rst-pe | MSC2_D3: MSC (MMC/SD) 2 data bit 3 SSI0_CE1_: SSI 0 chip enable 0 SSI1_CE1_: SSI 1 chip enable 0 TSFRM: TS interface frame valid input PB31: GPIO group B bit 31                                                          | VDDIO |

# 2.5.7 GPS

Table 2-7 UART0/GPSBB Pins (4; all GPIO shared: PF0~3)

| Pin<br>Names                 | Ю                   | Loc  | IO Cell<br>Char.             | Pin Description                                                                                     | Power |
|------------------------------|---------------------|------|------------------------------|-----------------------------------------------------------------------------------------------------|-------|
| UARTO_RxD<br>GPS_CLK<br>PF0  | <br> <br> <br> <br> | AA11 | 8mA,<br>pullup-pe            | UART0_RxD: UART 0 Receiving data GPS_CLK: GPS baseband clock input from RF PF0: GPIO group F bit 0  | VDDIO |
| UARTO_CTS_<br>GPS_MAG<br>PF1 | <br> <br> <br> <br> | AA12 | 8mA,<br>pullup-pe,<br>rst-pe | UART0_CTS_: UART 0 CTS_ input<br>GPS_MAG: GPS baseband MAG input from RF<br>PF1: GPIO group F bit 1 | VDDIO |



| Pin<br>Names                 | Ю     | Loc | IO Cell<br>Char.             | Pin Description                                                                                      | Power |
|------------------------------|-------|-----|------------------------------|------------------------------------------------------------------------------------------------------|-------|
| UART0_RTS_<br>GPS_SIG<br>PF2 | 0 - 0 | Y11 | 8mA,<br>pullup-pe,<br>rst-pe | UART0_RTS_: UART 0 RTS_ output<br>GPS_SIG: GPS baseband SIG input from RF<br>PF2: GPIO group F bit 2 | VDDIO |
| UART0_TxD<br>PF3             | 0 10  | Y12 | 8mA,<br>pullup-pe,<br>rst-pe | UART0_TxD: UART 0 transmitting data PF3: GPIO group F bit 3                                          | VDDIO |

## 2.5.8 WIFI

Table 2-8 MSC1/SSI0/SSI1, Pins (6; all GPIO shared: PD20~25)

| Pin<br>Names                              | Ю                  | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                                     | Power |
|-------------------------------------------|--------------------|-----|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| MSC1_D0<br>SSI0_DR<br>SSI1_DR<br>PD20     | 00                 | Y7  | 8mA,<br>pullup-pe            | MSC1_D0: MSC (MMC/SD) 1 data bit 0 SSI0_DR: SSI 0 data input SSI1_DR: SSI 1 data input PD20: GPIO group D bit 20                                                    | VDDIO |
| MSC1_D1<br>SSI0_CE1_<br>SSI1_CE1_<br>PD21 | 10<br>0<br>0<br>10 | AA7 | 8mA,<br>pullup-pe            | MSC1_D1: MSC (MMC/SD) 1 data bit 1 SSI0_CE1_: SSI 0 chip enable 1 SSI1_CE1_: SSI 1 chip enable 1 PD21: GPIO group D bit 21                                          | VDDIO |
| MSC1_D2<br>SSI0_GPC<br>SSI1_GPC<br>PD22   | 10<br>0<br>0<br>10 | AA8 | 8mA,<br>pullup-pe            | MSC1_D2: MSC (MMC/SD) 1 data bit 2<br>SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>PD22: GPIO group D bit 22 | VDDIO |
| MSC1_D3<br>SSI0_CE0_<br>SSI1_CE0_<br>PD23 | 10<br>0<br>0<br>10 | W8  | 8mA,<br>pullup-pe,<br>rst-pe | MSC1_D3: MSC (MMC/SD) 1 data bit 3<br>SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>PD23: GPIO group D bit 23                                 | VDDIO |
| MSC1_CLK<br>SSI0_CLK<br>SSI1_CLK<br>PD24  | 0<br>0<br>0<br>10  | Y8  | 8mA,<br>pullup-pe            | MSC1_CLK: MSC (MMC/SD) 1 clock output<br>SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>PD24: GPIO group D bit 24                                  | VDDIO |
| MSC1_CMD<br>SSI0_DT<br>SSI1_DT<br>PD25    | 10<br>0<br>0<br>10 | Y9  | 8mA,<br>pullup-pe,<br>rst-pe | MSC1_CMD: MSC (MMC/SD) 1 command<br>SSI0_DT: SSI 0 data output<br>SSI1_DT: SSI 0 data output<br>PD25: GPIO group D bit 25                                           | VDDIO |

# 2.5.9 Phone baseband

Table 2-9 UART1 Pins (4; all GPIO shared: PD26~29)

| Pin<br>Names       | Ю       | Loc | IO Cell<br>Char.             | Pin Description                                                  | Power |
|--------------------|---------|-----|------------------------------|------------------------------------------------------------------|-------|
| UART1_RxD<br>PD26  | I<br>10 | V13 | 8mA,<br>pullup-pe            | UART1_RxD: UART 1 Receiving data<br>PD26: GPIO group D bit 26    | VDDIO |
| UART1_CTS_<br>PD27 | I<br>10 | V12 | 8mA,<br>pullup-pe            | UART1_CTS_: UART 1 CTS_ input<br>PD27: GPIO group D bit 27       | VDDIO |
| UART1_TxD<br>PD28  | 0 10    | W12 | 8mA,<br>pullup-pe,<br>rst-pe | UART1_TxD: UART 1 transmitting data<br>PD28: GPIO group D bit 28 | VDDIO |
| UART1_RTS_<br>PD29 | 0 0     | V11 | 8mA,<br>pullup-pe,<br>rst-pe | UART1_RTS_: UART 1 RTS_ output<br>PD29: GPIO group D bit 29      | VDDIO |



### 2.5.10 SMB

Table 2-10 SMB0/SMB1 Pins (4; all GPIO shared: PD30~31, PE30~31)

| Pin<br>Names     | Ю        | Loc | IO Cell<br>Char.  | Pin Description                                           | Power |
|------------------|----------|-----|-------------------|-----------------------------------------------------------|-------|
| SMB0_SDA<br>PD30 | 0        | L1  | 8mA,<br>pullup-pe | SMB0_SDA: SMB 0 serial data<br>PD30: GPIO group D bit 30  | VDDIO |
| SMB0_SCK<br>PD31 | 0        | K1  | 8mA,<br>pullup-pe | SMB0_SCK: SMB 0 serial clock<br>PD31: GPIO group D bit 31 | VDDIO |
| SMB1_SDA<br>PE30 | 00       | КЗ  | 8mA,<br>pullup-pe | SMB1_SDA: SMB 1 serial data<br>PE30: GPIO group E bit 30  | VDDIO |
| SMB1_SCK<br>PE31 | 10<br>10 | K2  | 8mA,<br>pullup-pe | SMB1_SCK: SMB 1 serial clock<br>PE31: GPIO group E bit 31 | VDDIO |

## 2.5.11 MSCx

Table 2-11 MSCx (6; all GPIO shared: PE20~23, PE28~29)

| Pin<br>Names                             | Ю    | Loc | IO Cell<br>Char.  | Pin Description                                                                                                                             | Power  |
|------------------------------------------|------|-----|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------|
| MSC0_CLK<br>MSC1_CLK<br>MSC2_CLK<br>PE28 | 0000 | V19 | 8mA,<br>pullup-pe | MSC0_CLK: MSC (MMC/SD) 0 clock output MSC1_CLK: MSC (MMC/SD) 1 clock output MSC2_CLK: MSC (MMC/SD) 2 clock output PE28: GPIO group E bit 28 | VDDIOs |
| MSC0_CMD<br>MSC1_CMD<br>MSC2_CMD<br>PE29 | 0000 | V21 | 8mA,<br>pullup-pe | MSC0_CMD: MSC (MMC/SD) 0 command<br>MSC1_CMD: MSC (MMC/SD) 1 command<br>MSC2_CMD: MSC (MMC/SD) 2 command<br>PE29: GPIO group E bit 29       | VDDIOs |
| MSC0_D0<br>MSC1_D0<br>MSC2_D0<br>PE20    | 0000 | T17 | 8mA,<br>pullup-pe | MSC0_D0: MSC (MMC/SD) 0 data bit 0 MSC1_D0: MSC (MMC/SD) 1 data bit 0 MSC2_D0: MSC (MMC/SD) 2 data bit 0 PE20: GPIO group E bit 20          | VDDIOs |
| MSC0_D1<br>MSC1_D1<br>MSC2_D1<br>PE21    | 0000 | V18 | 8mA,<br>pullup-pe | MSC0_D1: MSC (MMC/SD) 0 data bit 1 MSC1_D1: MSC (MMC/SD) 1 data bit 1 MSC2_D1: MSC (MMC/SD) 2 data bit 1 PE21: GPIO group E bit 21          | VDDIOs |
| MSC0_D2<br>MSC1_D2<br>MSC2_D2<br>PE22    | 0000 | V20 | 8mA,<br>pullup-pe | MSC0_D2: MSC (MMC/SD) 0 data bit 2<br>MSC1_D2: MSC (MMC/SD) 1 data bit 2<br>MSC2_D2: MSC (MMC/SD) 2 data bit 2<br>PE22: GPIO group E bit 22 | VDDIOs |
| MSC0_D3<br>MSC1_D3<br>MSC2_D3<br>PE23    | 0000 | U18 | 8mA,<br>pullup-pe | MSC0_D3: MSC (MMC/SD) 0 data bit 3 MSC1_D3: MSC (MMC/SD) 1 data bit 3 MSC2_D3: MSC (MMC/SD) 2 data bit 3 PE23: GPIO group E bit 23          | VDDIOs |

### 2.5.12 SPIx

Table 2-12 SSI0/SSI1 Pins (6/0; all GPIO shared: PE14~19)

| Pin<br>Names                 | Ю              | Loc | IO Cell<br>Char.  | Pin Description                                                                           | Power |
|------------------------------|----------------|-----|-------------------|-------------------------------------------------------------------------------------------|-------|
| SSI0_DR<br>SSI1_DR<br>PE14   | <br> <br> <br> | R5  | 8mA,<br>pullup-pe | SSI0_DR: SSI 0 data input<br>SSI1_DR: SSI 1 data input<br>PE14: GPIO group E bit 14       | VDDIO |
| SSI0_CLK<br>SSI1_CLK<br>PE15 | 000            | P5  | 8mA,<br>pullup-pe | SSI0_CLK: SSI 0 clock output<br>SSI1_CLK: SSI 1 clock output<br>PE15: GPIO group E bit 15 | VDDIO |



| Pin<br>Names                   | Ю   | Loc | IO Cell<br>Char.             | Pin Description                                                                                                               | Power |
|--------------------------------|-----|-----|------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|
| SSI0_CE0_<br>SSI1_CE0_<br>PE16 | 000 | T4  | 8mA,<br>pullup-pe,<br>rst-pe | SSI0_CE0_: SSI 0 chip enable 0<br>SSI1_CE0_: SSI 1 chip enable 0<br>PE16: GPIO group E bit 16                                 | VDDIO |
| SSI0_DT<br>SSI1_DT<br>PE17     | 000 | P4  | 8mA,<br>pullup-pe            | SSI0_DT: SSI 0 data output<br>SSI1_DT: SSI 1 data output<br>PE17: GPIO group E bit 17                                         | VDDIO |
| SSI0_CE1_<br>SSI1_CE1_<br>PE18 | 000 | N4  | 8mA,<br>pullup-pe,<br>rst-pe | SSI0_CE1_: SSI 0 chip enable 1<br>SSI1_CE1_: SSI 1 chip enable 1<br>PE18: GPIO group E bit 18                                 | VDDIO |
| SSI0_GPC<br>SSI1_GPC<br>PE19   | 009 | M5  | 8mA,<br>pullup-pe            | SSI0_GPC: SSI 0 general-purpose control signal<br>SSI1_GPC: SSI 1 general-purpose control signal<br>PE19: GPIO group E bit 19 | VDDIO |

# 2.5.13 BlueTooth/PCM0/PS2

Table 2-13 BlueTooth/PCM0/PS2 Pins (10; all GPIO shared: PD0~9)

| Pin<br>Names                   | Ю             | Loc  | IO Cell<br>Char.  | Pin Description                                                                                 | Power |
|--------------------------------|---------------|------|-------------------|-------------------------------------------------------------------------------------------------|-------|
| PCM0_DO<br>PD0                 | 0<br>10       | W9   | 8mA,<br>pullup-pe | PCM0_DO: PCM 0 data out<br>PD0: GPIO group D bit 0                                              | VDDIO |
| PCM0_CLK<br>PD1                | 10<br>10      | AA10 | 8mA,<br>pullup-pe | PCM0_CLK: PCM 0 clock<br>PD1: GPIO group D bit 1                                                | VDDIO |
| PCM0_SYN<br>PD2                | 10<br>10      | Y10  | 8mA,<br>pullup-pe | PCM0_SYN: PCM 0 sync<br>PD2: GPIO group D bit 2                                                 | VDDIO |
| PCM0_DI<br>PD3                 | I<br>IO       | W10  | 8mA,<br>pullup-pe | PCM0_DI: PCM 0 data in PD3: GPIO group D bit 3                                                  | VDDIO |
| UART2_RTS_<br>PS2_MCLK<br>PD4  | 0<br>10<br>10 | U7   | 8mA,<br>pullup-pe | UART2_RTS_: UART 2 RTS_ output<br>PS2_MCLK: PS/2 mouse clock<br>PD4: GPIO group D bit 4         | VDDIO |
| UART2_CTS_<br>PS2_MDATA<br>PD5 | 1<br>10<br>10 | U8   | 8mA,<br>pullup-pe | UART2_CTS_: UART 2 CTS_ input<br>PS2_MDATA: PS/2 mouse data<br>PD5: GPIO group D bit 5          | VDDIO |
| UART2_RxD<br>PS2_KCLK<br>PD6   | 1<br>10<br>10 | V8   | 8mA,<br>pullup-pe | UART2_RxD: UART 2 Receiving data PS2_KCLK: PS/2 keyboard clock PD6: GPIO group D bit 6          | VDDIO |
| UART2_TxD<br>PS2_KDATA<br>PD7  | 000           | V9   | 8mA,<br>pullup-pe | UART2_TxD: UART 2 transmitting data<br>PS2_KDATA: PS/2 keyboard data<br>PD7: GPIO group D bit 7 | VDDIO |
| PD8                            | Ю             | V10  | 8mA,<br>pullup-pe | PD8: GPIO group D bit 8                                                                         | VDDIO |
| PD9                            | Ю             | W11  | 8mA,<br>pullup-pe | PD9: GPIO group D bit 9                                                                         | VDDIO |

### 2.5.14 **PWM/AIC/UART3**

Table 2-14 PWM/AIC/UART3 Pins (16; all GPIO shared: PE0~9, PE12~13, PD10~13)

| Pin<br>Names | Ю   | Loc | IO Cell<br>Char.    | Pin Description                                                                                                                     | Power |
|--------------|-----|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|
| PWM0<br>PE0  | 00  | N17 |                     | PE0: GPIO group E bit 0. Pull-down not enabled at and after reset                                                                   | VDDIO |
| PWM1<br>PE1  | 0 0 | N18 | 8mA,<br>pulldown-pe | PWM1: PWM 1 output. This PWM can run in sleep mode in RTCLK clock PE1: GPIO group E bit 1. Pull-down not enabled at and after reset | VDDIO |



| Pin<br>Names                          | Ю         | Loc | IO Cell<br>Char.             | Pin Description                                                                                                                                            | Power |
|---------------------------------------|-----------|-----|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| PWM2<br>PE2                           | 00        | V14 | 8mA,<br>pullup-pe            | PWM2: PWM 2 output. This PWM can run in sleep mode in RTCLK clock PE2: GPIO group E bit 2. Pull-up not enabled at and after reset                          | VDDIO |
| PWM3<br>SMB4_SDA<br>PE3               | 000       | L3  | 8mA,<br>pullup-pe            | PWM3: PWM output or pulse input 3<br>SMB4_SDA: SMB 4 serial data<br>PE3: GPIO group E bit 3. Pull-up not enabled at and after reset                        | VDDIO |
| PWM4<br>SMB4_SCK<br>PE4               | 000       | K7  | 8mA,<br>pullup-pe            | PWM4: PWM output or pulse input 4<br>SMB4_SCK: SMB 4 serial clock<br>PE4: GPIO group E bit 4                                                               | VDDIO |
| PWM5<br>UART3_TxD<br>SCLK_RSTN<br>PE5 | 0000      | R17 | 8mA,<br>pullup-pe,<br>rst-pe | PWM5: PWM output or pulse input 5 UART3_TxD: UART 3 transmitting data SCLK_RSTN: AIC0 I2S system clock output or AC97 reset output PE5: GPIO group E bit 5 | VDDIO |
| PWM6<br>SMB3_SDA<br>PD10              | 000       | M1  | 8mA,<br>pullup-pe            | PWM6: PWM output or pulse input 6<br>SMB3_SDA: SMB 3 serial data<br>PD10: GPIO group D bit 10                                                              | VDDIO |
| PWM7<br>SMB3_SCK<br>PD11              | 000       | L2  | 8mA,<br>pullup-pe            | PWM7: PWM output or pulse input 7<br>SMB3_SCK: SMB 3 serial clock<br>PD11: GPIO group D bit 11                                                             | VDDIO |
| UART3_RxD<br>BCLK0<br>PD12            | -00       | R18 | 8mA,<br>pulldown-pe          | UART3_RxD: UART 3 Receiving data<br>BCLK0: AIC AC97 bit clock/I2S unified or DAC bit clock<br>PD12: GPIO group D bit 12                                    | VDDIO |
| LRCLK0<br>PD13                        | 00        | T18 | 8mA,<br>pulldown-pe          | LRCLK0: AIC AC97 frame SYNC/I2S unified or DAC Left/Right clock PD13: GPIO group D bit 13                                                                  | VDDIO |
| AIC_SDATI<br>PE6                      | <u> О</u> | U19 | 8mA,<br>pullup-pe            | AIC_SDATI: AIC AC97/I2S serial data input<br>PE6: GPIO group E bit 6                                                                                       | VDDIO |
| AIC0_SDATO<br>PE7                     | 00        | T19 | 8mA,<br>pulldown-pe          | AIC0_SDATO: AIC AC97/I2S serial data output or SPDIF output PE7: GPIO group E bit 7                                                                        | VDDIO |
| UART3_CTS_<br>BCLK_AD<br>PE8          | 00-       | P18 | 8mA,<br>pullup-pe            | UART3_CTS_: UART 3 CTS_ input<br>BCLK_AD: AIC I2S ADC bit clock<br>PE8: GPIO group E bit 8                                                                 | VDDIO |
| UART3_RTS_<br>LRCLK_AD<br>PE9         | 000       | P17 | 8mA,<br>pullup-pe,<br>rst-pe | UART3_RTS_: UART 3 RTS_ output<br>LRCLK_AD: AIC I2S ADC Left/Right clock<br>PE9: GPIO group E bit 9                                                        | VDDIO |
| SMB4_SDA<br>PE12                      | 00        | L5  | 8mA,<br>pullup-pe            | SMB4_SDA: SMB 4 serial data<br>PE12: GPIO group E bit 12                                                                                                   | VDDIO |
| SMB4_SCK<br>PE13                      | 10<br>10  | M2  | 8mA,<br>pullup-pe            | SMB4_SCK: SMB 4 serial clock<br>PE13: GPIO group E bit 13                                                                                                  | VDDIO |

# Table 2-15 GPIO Pins (5: PF18~22)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char.    | Pin Description           | Power |
|--------------|---|-----|---------------------|---------------------------|-------|
| PF18         | Ю | P3  | 8mA,<br>pullup-pe   | PF18: GPIO group F bit 18 | VDDIO |
| PF19         | Ю | P2  | 8mA,<br>pulldown-pe | PF19: GPIO group F bit 19 | VDDIO |
| PF20         | Ю | N3  | 8mA,<br>pulldown-pe | PF20: GPIO group F bit 20 | VDDIO |
| PF21         | Ю | N2  | 8mA,<br>pullup-pe   | PF21: GPIO group F bit 21 | VDDIO |
| PF22         | Ю | МЗ  | 8mA,<br>pulldown-pe | PF22: GPIO group F bit 22 | VDDIO |



# 2.5.15 System/JTAG/UART3(DEBUG Used)

# Table 2-16 JTAG/UART3/PS2 Pins (5, GPIO PA30~31 are used to control)

| Pin<br>Names                   | Ю            | Loc | IO Cell<br>Char.                           | Pin Description                                                                                                                                                                                                           | Power |
|--------------------------------|--------------|-----|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| TRST_                          | I            | K5  | Schmitt,<br>pull-down                      | TRST_: JTAG reset                                                                                                                                                                                                         | VDDIO |
| TCK<br>UART3_RTS_<br>PS2_MCLK  | 000          | H5  | 8mA,<br>Schmitt,<br>pulldown-pe,<br>rst-pe | TCK: JTAG clock UART3_RTS_: UART 3 RTS_ output PS2_MCLK: PS/2 mouse clock PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable                      | VDDIO |
| TMS<br>UART3_CTS_<br>PS2_MDATA | I<br>I<br>IO | J5  | 8mA,<br>Schmitt,<br>pullup-pe,<br>rst-pe   | TMS: JTAG mode select UART3_CTS_: UART 3 CTS_ input PS2_MDATA: PS/2 mouse data PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable                 | VDDIO |
| TDI<br>UART3_RxD<br>PS2_KCLK   | I<br>I<br>IO | J4  | 8mA,<br>Schmitt,<br>pullup-pe,<br>rst-pe   | TDI: JTAG serial data input UART3_RxD: UART 3 Receiving data PS2_KCLK: PS/2 keyboard clock PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable     | VDDIO |
| TDO<br>UART3_TxD<br>PS2_KDATA  | 0<br>0<br>10 | K4  | 8mA,<br>Schmitt,<br>pullup-pe,<br>rst-pe   | TDO: JTAG serial data output UART3_TxD: UART 3 transmitting data PS2_KDATA: PS/2 keyboard data PA30 is used to select between JTAG and PS2, PA31 is used to select between JTAG and UART and control the pull-down enable | VDDIO |

### Table 2-17 System Pins (3, all GPIO shared: PD17~19)

| Pin<br>Names        | Ю   | Loc | IO Cell<br>Char.  | Pin Description                                                                | Power |
|---------------------|-----|-----|-------------------|--------------------------------------------------------------------------------|-------|
| PD17<br>(BOOT_SEL0) | Ю   | U15 | 8mA,<br>pullup-pe | PD17: GPIO group D bit 17<br>It is taken as BOOT select bit 0 by Boot ROM code | VDDIO |
| PD18<br>(BOOT_SEL1) | Ю   | U14 |                   | PD18: GPIO group D bit 18<br>It is taken as BOOT select bit 1 by Boot ROM code | VDDIO |
| PD19<br>(BOOT_SEL2) | 0 – | T15 |                   | PD19: GPIO group D bit 19<br>It is taken as BOOT select bit 2 by Boot ROM code | VDDIO |

## Table 2-18 USB OTG Digital Pins (1, all GPIO shared: PE10)

| Pin<br>Names    | Ю   | Loc | IO Cell<br>Char. | Pin Description                                                       | Power |
|-----------------|-----|-----|------------------|-----------------------------------------------------------------------|-------|
| DRVVBUS<br>PE10 | 0 0 |     |                  | DRVVBUS: USB OTG VBUS driver control signal PE10: GPIO group E bit 10 | VDDIO |

## Table 2-19 EXCLK output Pins (1, all GPIO shared: PD15)

| Pin<br>Names   | Ю   | Loc | IO Cell<br>Char. | Pin Description                                            | Power |
|----------------|-----|-----|------------------|------------------------------------------------------------|-------|
| EXCLKO<br>PD15 | 0 0 | W14 |                  | EXCLKO: output external clock<br>PD15: GPIO group D bit 15 | VDDIO |



# 2.5.16 Digital power/ground

Table 2-20 IO/Core power supplies for FBGAs (66)

| Pin<br>Names   | Ю | Loc                                                                                                           | IO Cell<br>Char. | Pin Description                                                 | Power |
|----------------|---|---------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------|-------|
| VDDMEM         | Р | G8 G9 G13<br>G14 H7 H8<br>H9 H13<br>H14 H15                                                                   |                  | VDDMEM: IO digital power for DRAM, 1.2V~1.8V                    | -     |
| VSSMEM         | P | E12 G7<br>G10 G11<br>G12 G15<br>H10 H11<br>H12 J15                                                            |                  | VSSMEM: IO digital ground for DRAM, 0V                          | -     |
| VDDIO_NAN<br>D | Р | L7 M7                                                                                                         |                  | VDDIO_NAND: IO digital power for NAND power domain, 1.8V~3.3V   | -     |
| VDDIO_CIM      | Ρ | Т6                                                                                                            |                  | VDDIO_CIM: IO digital power for CIM power domain, 1.8V~3.3V     | i     |
| VDDIO_MSC      | Р | R14                                                                                                           |                  | VDDIO_MSC: IO digital power for SDcard power domain, 1.8V~3.3V  | -     |
| VDDIO          | Р | M8 N8 P8<br>P9                                                                                                |                  | VDDIO: IO digital power for none DRAM/NAND, 3.3V                | -     |
| VSS            | Р | J7 J8 J9<br>J10 J11<br>J12 J13<br>J14 K8 K13<br>K14 L8 L9<br>L13 L14<br>M9 M13<br>M14 N9<br>N13 N14<br>P14 R9 |                  | VSS: IO digital gound for none DRAM and CORE digital ground, 0V | -     |
| VDD            | P | K9 K10<br>K11 K12<br>L10 L11<br>L12 M10<br>M11 M12<br>N10 N11<br>N12 P10<br>P11                               |                  | VDD: CORE digital power, 1.1V                                   | -     |

# 2.5.17 Analog

Table 2-21 Audio CODEC Pins (15)

| Pin<br>Names    | Ю  | Loc  | IO Cell<br>Char. | Pin Description                                                  | Power              |
|-----------------|----|------|------------------|------------------------------------------------------------------|--------------------|
| CDC_AOHPL       | AO | Y18  |                  | CDC_AOHPL: Left headphone out                                    | AVD <sub>CDC</sub> |
| CDC_AOHP<br>R   | AO | AA18 |                  | CDC_AOHPR: Right headphone out                                   | AVD <sub>CDC</sub> |
| CDC_AOLOP       | AO | Y17  |                  | CDC_AOLOP: Line out positive                                     | AVD <sub>CDC</sub> |
| CDC_AOLON       | AO | AA17 |                  | CDC_AOLON: Line out negative                                     | AVD <sub>CDC</sub> |
| CDC_MICBIA<br>S | AO | W18  |                  | CDC_MICBIAS: Microphone bias                                     | AVD <sub>CDC</sub> |
| CDC_AIP10       | Al | Y21  |                  | CDC_AIP10: Single-ended or differential analog input. positive 1 | AVD <sub>CDC</sub> |
| CDC_AIN10       | Al | Y20  |                  | CDC_AIN10: Single-ended or differential analog input. negative 1 | AVD <sub>CDC</sub> |
| CDC_AIP20       | Al | W20  |                  | CDC_AIP20: Single-ended analog left channel input.               | AVD <sub>CDC</sub> |
| CDC_AIP30       | ΑI | Y19  |                  | CDC_AIP30: Single-ended analog right channel input.              | AVD <sub>CDC</sub> |



| Pin<br>Names     | Ю  | Loc  | IO Cell<br>Char. | Pin Description                                                                                                                                                                                        | Power              |
|------------------|----|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| CDC_VCAP0        | AO | AA19 |                  | CDC_VCAP0: Voltage Reference Output. An 10µF ceramic or tantalum capacitor in parallel with a 0.1µF ceramic capacitor attached from this pin to AVSCDC eliminates the effects of high frequency noise. | AVD <sub>CDC</sub> |
| CDC_HPSEN<br>SE0 | AI | W17  |                  | CDC_HPSENSE0: Sense of headphone jack insertion                                                                                                                                                        | AVD <sub>CDC</sub> |
| VREFP            | Р  | AA21 |                  | VREFP: Internal nLR output                                                                                                                                                                             | -                  |
| AVDCDC           | Р  | W21  |                  | AVDCDC: CODEC analog power, 3.3V, internal nLR input.                                                                                                                                                  | -                  |
| AVSCDC           | Р  | W19  |                  | AVSCDC: CODEC analog ground                                                                                                                                                                            | -                  |
| AVSAO_CDC        | Р  | AA20 |                  | AVSAO_CDC: CODEC analog ground                                                                                                                                                                         |                    |

# Table 2-22 USB 2.0 OTG, USB 2.0 host (10)

| Pin<br>Names    | Ю   | Loc  | IO Cell<br>Char. | Pin Description                                                                                                                                                                               | Power                |
|-----------------|-----|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| USB_DP0         | AIO | AA15 |                  | USB_DP0: USB OTG data plus                                                                                                                                                                    | AVD <sub>USB33</sub> |
| USB_DM0         | AIO | Y15  |                  | USB_DM0: USB OTG data minus                                                                                                                                                                   | AVD <sub>USB33</sub> |
| USB_VBUS        | AIO | U16  |                  | USB_VBUS: USB 5-V power supply pin for USB OTG. An external charge pump must provide power to this pin                                                                                        | AVD <sub>USB33</sub> |
| USB_ID          | Al  | V16  |                  | USB_ID: USB mini-receptacle identifier. It differentiates a mini-A from a mini-B plug. If this signal is not used, internal resistance pulls the signal's voltage level to AVDOTG25.          | AVD <sub>USB25</sub> |
| USB_TXR_R<br>KL | AIO | W15  |                  | USB_TXR_RKL: Transmitter resister tune. It connects to an external resistor of $44.2\Omega$ with 1% tolerance to analog ground AVSOTG25, that adjusts the USB 2.0 high-speed source impedance | AVD <sub>USB25</sub> |
| USB_DP1         | AIO | W16  |                  | USB_DP1: USB 2.0 host data plus                                                                                                                                                               | AVD <sub>USB33</sub> |
| USB_DM1         | AIO | Y16  |                  | USB_DM1: USB 2.0 host data minus                                                                                                                                                              | AVD <sub>USB33</sub> |
| AVDUSB33        | Р   | P13  |                  | AVDUSB33: USB 1.1 host & USB OTG analog power, 3.3V                                                                                                                                           | =                    |
| AVDUSB25        | Р   | R13  | •                | AVDUSB25: USB OTG analog power, 2.5V                                                                                                                                                          | =                    |
| AVSUSB          | Р   | P12  | •                | AVSUSB: USB analog ground                                                                                                                                                                     |                      |

# Table 2-23 SAR ADC Pins (9)

| Pin<br>Names | Ю   | Loc | IO Cell<br>Char. | Pin Description                                                                                  | Power             |
|--------------|-----|-----|------------------|--------------------------------------------------------------------------------------------------|-------------------|
| ADC_XP       | AIO | K21 |                  | ADC_XP: Touch screen input, X+ for 4-wire, bottom-right for 5-wire, or ADC general purpose input | AVD <sub>AD</sub> |
| ADC_XM       | AIO | K18 |                  | ADC_XM: Touch screen input, X- for 4-wire, top-left for 5-wire, or ADC general purpose input     | AVD <sub>AD</sub> |
| ADC_YP       | AIO | K20 |                  | ADC_YP: Touch screen input Y+ for 4-wire, top-right for 5-wire, or ADC general purpose input     | AVD <sub>AD</sub> |
| ADC_YM       | AIO | K19 |                  | ADC_YM: Touch screen input Y- for 4-wire, bottom-left for 5-wire, or ADC general purpose input   | AVD <sub>AD</sub> |
| ADC_AUX1     | ΑI  | K17 |                  | ADC_AUX1: ADC general purpose input                                                              | AVD <sub>AD</sub> |
| ADC_AUX2     | ΑI  | J17 |                  | ADC_AUX2: ADC general purpose input                                                              | $AVD_{AD}$        |
| ADC_VBAT     | AI  | L21 |                  | ADC_VBAT: Battery voltage input with external resistance divider or ADC general purpose input    | AVD <sub>AD</sub> |
| AVDADC       | Р   | K15 |                  | AVDADC: ADC analog power, 3.3 V                                                                  | =                 |
| AVSADC       | Р   | L15 |                  | AVSADC: ADC analog ground                                                                        | -                 |



# Table 2-24 EFUSE Pins for Two EFUSE (1)

| Pin<br>Names | Ю | Loc | IO Cell<br>Char. | Pin Description                            | Power    |
|--------------|---|-----|------------------|--------------------------------------------|----------|
| AVDEFUSE     | Р | H17 |                  | AVDEFUSE: EFUSE programming power, 0V/2.5V | $AVD_AD$ |

### **Table 2-25 LVDS Pins (14)**

| Pin<br>Names         | Ю       | Loc | IO Cell<br>Char. | Pin Description                                                                                     | Power               |
|----------------------|---------|-----|------------------|-----------------------------------------------------------------------------------------------------|---------------------|
| LVDS_CKP<br>LCD_HSYN | AO<br>O | W2  |                  | LVDS_CKP: LVDS CLK output positive for LCD<br>LCD_HSYN: LCD line clock/horizonal sync               | AVD <sub>LVDS</sub> |
| LVDS_CKN<br>LCD_VSYN | AO<br>O | Y1  |                  | LVDS_CKN: LVDS CLK output negative for LCD<br>LCD_VSYN: LCD frame clock/vertical sync               | AVD <sub>LVDS</sub> |
| LVDS_D0N<br>LCD_DE   | AO<br>O | U1  |                  | LVDS_D0N: LVDS date channel 0 output negative for LCD LCD_DE: STN AC bias drive/non-STN data enable | AVD <sub>LVDS</sub> |
| LVDS_D0P<br>LCD_G1   | AO<br>O | U2  |                  | LVDS_D0P: LVDS date channel 0 output positive for LCD LCD_G1: LCD Green data bit 1                  | AVD <sub>LVDS</sub> |
| LVDS_D1N<br>LCD_G2   | AO<br>O | V1  |                  | LVDS_D1N: LVDS date channel 1 output negative for LCD LCD_G2: LCD Green data bit 2                  | AVD <sub>LVDS</sub> |
| LVDS_D1P<br>LCD_G3   | AO<br>O | U3  |                  | LVDS_D1P: LVDS date channel 1 output positive for LCD LCD_G3: LCD Green data bit 3                  | AVD <sub>LVDS</sub> |
| LVDS_D2N<br>LCD_G4   | AO<br>O | W1  |                  | LVDS_D2N: LVDS date channel 2 output negative for LCD LCD_G4: LCD Green data bit 4                  | AVD <sub>LVDS</sub> |
| LVDS_D2P<br>LCD_G5   | AO<br>O | V2  |                  | LVDS_D2P: LVDS date channel 2 output positive for LCD LCD_G5: LCD Green data bit 5                  | AVD <sub>LVDS</sub> |
| LVDS_D3N<br>LCD_G6   | AO<br>O | AA1 |                  | LVDS_D3N: LVDS date channel 3 output negative for LCD LCD_G6: LCD Green data bit 6                  | AVD <sub>LVDS</sub> |
| LVDS_D3P<br>LCD_G7   | AO<br>O | Y2  |                  | LVDS_D3P: LVDS date channel 3 output positive for LCD LCD_G7: LCD Green data bit 7                  | AVD <sub>LVDS</sub> |
| AVDLVDSPL<br>L       | Р       | R7  |                  | AVDLVDSPLL: Power supply for LVDS PLL, 3.3 V                                                        | AVD <sub>LVDS</sub> |
| AVSLVDSPL<br>L       | Р       | R8  |                  | AVSLVDSPLL: Ground for LVDS PLL 3.3V power                                                          | AVD <sub>LVDS</sub> |
| AVDLVDS              | Р       | P7  |                  | AVDLVDS: Power supply for LVDS output, 3.3 V                                                        | -                   |
| AVSLVDS              | Р       | N7  |                  | AVSLVDS: Ground for LVDS output                                                                     | -                   |

# Table 2-26 HDMI Pins (17)

| Pin Names                  | Ю              | Loc | IO Cell<br>Char. | Pin Description                                                                                  | Power               |
|----------------------------|----------------|-----|------------------|--------------------------------------------------------------------------------------------------|---------------------|
| TMDSDATAP[0]               | AO             | R19 |                  | Positive TMDS differential output for data channels 0                                            | $AVD_{HDMI}$        |
| TMDSDATAN[0]               | AO             | T20 |                  | Negative TMDS differential output for data channels 0                                            | AVD <sub>HDMI</sub> |
| TMDSDATAP[1]               | AO             | R20 |                  | Positive TMDS differential output for data channels 1                                            | $AVD_{HDMI}$        |
| TMDSDATAN[1]               | AO             | R21 |                  | Negative TMDS differential output for data channels 1                                            | $AVD_{HDMI}$        |
| TMDSDATAP[2]               | AO             | P20 |                  | Positive TMDS differential output for data channels 2                                            | $AVD_{HDMI}$        |
| TMDSDATAN[2]               | AO             | P21 |                  | Negative TMDS differential output for data channels 2                                            | $AVD_{HDMI}$        |
| TMDSCLKP                   | AO             | U20 |                  | Positive TMDS differential clock output                                                          | AVD <sub>HDMI</sub> |
| TMDSCLKN                   | АО             | U21 |                  | Negative TMDS differential clock output                                                          | $AVD_{HDMI}$        |
| CEC<br>PF23                | 0<br>10        | U17 |                  | CEC data on CEC bus, 5V tolerance<br>PF23: GPIO group F bit 23                                   | VDDIO               |
| DDCSCK<br>SMB4_SCK<br>PF24 | 10<br>10<br>10 | V17 |                  | HDMI SMB clock output, 5V tolerance<br>SMB4_SCK: SMB 4 serial clock<br>PF24: GPIO group F bit 24 | VDDIO               |



| Pin Names                  | Ю              | Loc | IO Cell<br>Char. | Pin Description                                                                               | Power               |
|----------------------------|----------------|-----|------------------|-----------------------------------------------------------------------------------------------|---------------------|
| DDCSDA<br>SMB4_SDA<br>PF25 | 10<br>10<br>10 | T16 |                  | HDMI SMB data inout, 5V tolerance<br>SMB4_SDA: SMB 4 serial data<br>PF25: GPIO group F bit 25 | VDDIO               |
| HPD                        | Ι              | N19 |                  | Hot plug detect signal 0-5V                                                                   | VDDIO               |
| DDCCEC                     | Ю              | N20 |                  | Ground reference for the Hot plug detect signal, 5V tolerance                                 | VDDIO               |
| REXT                       | Р              | P19 |                  | Reference resistor 1.6Kohm connection                                                         | AVD <sub>HDMI</sub> |
| AVDHDMI25                  | Р              | R15 |                  | Analog power supply 2.5V                                                                      |                     |
| AVDHDMI                    | Р              | P15 |                  | Analog power supply 1.1V                                                                      |                     |
| AVSHDMI                    | Р              | N15 |                  | Analog ground                                                                                 |                     |

### Table 2-27 CPM Pins (4)

| Pin<br>Names   | Ю  | Loc  | IO Cell<br>Char.          | Pin Description                           | Power |
|----------------|----|------|---------------------------|-------------------------------------------|-------|
| EXCLK_XIN      | Al | AA14 |                           | EXCLK_XIN: OSC input or 12MHz clock input | VDD33 |
| EXCLK_XOU<br>T | AO | Y14  | Oscillator,<br>OSC on/off | EXCLK_XOUT: OSC output                    | VDD33 |
| AVDPLL         | Р  | Y13  |                           | AVDPLL: PLL0~3 analog power, 1.1V         | =     |
| AVSPLL         | Р  | W13  |                           | AVSPLL: PLL0~3 analog ground              | -     |

## Table 2-28 RTC Pins (10, 3 with GPIO input: PA30, PD14, PF30)

| Pin Names      | Ю       | Lo<br>c | IO Cell<br>Char.      | Pin Description                                                                                                                                                                                                    | Power  |
|----------------|---------|---------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| RTCLK          | ΑI      | M20     | 32768Hz               | RTCLK:32768Hz clock input                                                                                                                                                                                          | VDDRTC |
| XRTCLK         | AO      | M21     | Oscillator            | XRTCLK: Reserved                                                                                                                                                                                                   | VDDRTC |
| PWRON          | 0       | L19     | 8mA                   | PWRON: Power on/off control of main power                                                                                                                                                                          | VDDRTC |
| CLK32K<br>PD14 | O<br>IO | L20     | 8mA,<br>pullup-pe     | CLK32K: 32768Hz clock output PD14: GPIO group D bit 14. When main power down, this pin is controlled by RTC register: CLK32K or PD14, pull-up enable/disable, input/output if it is PD14, 0/1 if it is PD14 output | VDDRTC |
| WKUP<br>PA30   | I       | M18     | Schmitt               | WKUP: Wakeup signal after main power down PA30: GPIO group A bit 30, input/interrupt only                                                                                                                          | VDDRTC |
| PF30           | Ю       | L18     | 8mA,<br>pullup-pe     | PF30: GPIO group F bit 30                                                                                                                                                                                          | VDDRTC |
| PPRST_         | I       | M19     | Schmitt               | PPRST_: RTC power on reset and RESET-KEY reset input                                                                                                                                                               | VDDRTC |
| TEST_TE        | I       | L17     | Schmitt,<br>pull-down | TEST_TE: Manufacture test enable, program readable                                                                                                                                                                 | VDDRTC |
| VDDRTC         | Р       | M17     |                       | VDDRTC: 1.8V power for RTC and hibernating mode controlling that never power down                                                                                                                                  | -      |
| VDDRTC11       | Р       | M15     |                       | VDDRTC11: 1.1V power for RTC core that never power down                                                                                                                                                            |        |

### NOTES:

- 1 The meaning of phases in IO cell characteristics are:
  - a Bi-dir, Single-end: bi-direction and single-ended DDR IO are used.
  - b Output, Single-end: output and single-ended DDR IO are used.
  - c Output, Differential: output and differential signal DDR IO are used.
  - d Bi-dir, Differential: bi-direction and differential signal DDR IO are used.
  - e 8/16mA out: The IO cell's output driving strength is about 8/16mA.



- f Pull-up: The IO cell contains a pull-up resistor.
- g Pull-down: The IO cell contains a pull-down resistor.
- h Pullup-pe: The IO cell contains a pull-up resistor and the pull-up resistor can be enabled or disabled by setting corresponding register.
- i Pulldown-pe: The IO cell contains a pull-down resistor and the pull-down resistor can be enabled or disabled by setting corresponding register.
- j rst-pe: these pins are initialed (during reset and after reset) to IO internal pull (up or down) enabled. Otherwise, the pins are initialed to pull disabled
- k Schmitt: The IO cell is Schmitt trig input.
- 2 All GPIO shared pins are reset to GPIO input.



# **3 Electrical Specifications**

## 3.1 Absolute Maximum Ratings

The absolute maximum ratings for the processors are listed in Table 3-1. Do not exceed these parameters or the part may be damaged permanently. Operation at absolute maximum ratings is not guaranteed.

**Table 3-1 Absolute Maximum Ratings** 

| Parameter                                                            | Min  | Max  | Unit |
|----------------------------------------------------------------------|------|------|------|
| Storage Temperature                                                  | -65  | 150  | °C   |
| Operation Temperature                                                | -40  | 125  | °C   |
| VDDMEM power supplies voltage                                        | -0.5 | 1.98 | V    |
| VDDIO power supplies voltage                                         | -0.5 | 3.6  | V    |
| VDDIOn power supplies voltage                                        | -0.5 | 3.6  | V    |
| VDDcore power supplies voltage                                       | -0.2 | 1.21 | V    |
| AVDPLL power supplies voltage                                        | -0.2 | 1.21 | V    |
| AVDEFUSE power supplies voltage                                      | -0.5 | 2.75 | V    |
| VDDRTC11 power supplies voltage                                      | -0.5 | 1.3  | V    |
| VDDRTC power supplies voltage                                        | -0.5 | 3.63 | V    |
| AVDUSB25 power supplies voltage                                      | -0.5 | 2.75 | V    |
| AVDUSB33 power supplies voltage                                      | -0.5 | 3.63 | V    |
| AVDAD power supplies voltage                                         | -0.5 | 3.63 | V    |
| AVDCDC power supplies voltage                                        | -0.5 | 3.63 | V    |
| AVDLVDSPLL power supplies voltage                                    | -0.2 | 3.63 | V    |
| AVDLVDS power supplies voltage                                       | -0.5 | 3.63 | V    |
| AVDHDMI25 power supplies voltage                                     | 0    | 2.75 | V    |
| AVDHDMI power supplies voltage                                       | 0    | 5.0  | V    |
| Input voltage to VDDmem supplied non-supply pins                     | -0.3 | 1.98 | V    |
| Input voltage to VDDIO supplied non-supply pins with 5V tolerance    | -0.5 | 6.0  | V    |
| Input voltage to VDDIO supplied non-supply pins without 5V tolerance | -0.5 | 3.6  | V    |
| Input voltage to VDDIOn supplied non-supply pins                     | -0.5 | 3.6  | V    |
| Input voltage to VDDRTC supplied non-supply pins                     | -0.5 | 3.6  | V    |
| Input voltage to AVDCDC supplied non-supply pins                     | -0.5 | 3.5  | V    |
| Input voltage to AVDUSB25 supplied non-supply pins                   | -0.5 | 2.75 | V    |
| Input voltage to AVDUSB33 supplied non-supply pins                   | -0.5 | 3.63 | V    |
| Input voltage to AVDAD supplied non-supply pins                      | -0.5 | 3.63 | V    |
| Input voltage to AVDHDMI supplied non-supply pins                    | 0    | 5.0  | V    |
| Output voltage from VDDmem supplied non-supply pins                  | -0.5 | 1.98 | V    |
| Output voltage from VDDIO supplied non-supply pins                   | -0.5 | 3.6  | V    |



| Output voltage from VDDIOn supplied non-supply pins                      | -0.5 | 3.6  | V |
|--------------------------------------------------------------------------|------|------|---|
| 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1                                 |      |      | - |
| Output voltage from VDDRTC supplied non-supply pins                      | -0.5 | 3.6  | V |
| Output voltage from VDDRTC11 supplied non-supply pins                    | -0.5 | 1.3  | V |
| Output voltage from AVDUSB25 supplied non-supply pins                    | -0.5 | 2.75 | V |
| Output voltage from AVDUSB33 supplied non-supply pins                    | -0.5 | 3.6  | V |
| Output voltage from AVDAD supplied non-supply pins                       | -0.5 | 3.6  | V |
| Output voltage from AVDHDMI supplied non-supply pins                     | 0    | 5.0  | V |
| Output voltage from AVDCDC supplied non-supply pins                      | -0.5 | 4.6  | V |
| Output voltage from AVDLVDS supplied non-supply pins                     | -0.5 | 3.6  | V |
| Maximum ESD stress voltage, Human Body Model; Any pin to any             |      |      |   |
| supply pin, either polarity, or Any pin to all non-supply pins together, |      | 2000 | V |
| either polarity. Three stresses maximum.                                 |      |      |   |

## 3.2 Recommended operating conditions

Table 3-2 Recommended operating conditions for power supplies

| Symbol   | Description Min Typical Max       |       | Max  | Unit  |   |
|----------|-----------------------------------|-------|------|-------|---|
|          | VDDMEM voltage for LPDDR 1.65 1.8 |       | 1.8  | 1.95  | V |
|          | VDDMEM voltage for SSTL18 (DDR2)  | 1.7   | 1.8  | 1.9   | V |
| \/N4EN4  | VDDMEM voltage for DDR3           | 1.425 | 1.5  | 1.575 | V |
| VMEM     | VDDMEM voltage for DDR3L          | 1.28  | 1.35 | 1.45  | V |
|          | VDDMEM voltage for DDR3U          | 1.19  | 1.25 | 1.31  | V |
|          | VDDMEM voltage for LPDDR2         | 1.14  | 1.2  | 1.3   | V |
| VIO      | VDDIO voltage                     | 3     | 3.3  | 3.6   | V |
| VION     | VDDIOn voltage                    | 3     | 3.3  | 3.6   | V |
| VCORE    | VDDcore voltage                   | 0.99  | 1.1  | 1.21  | V |
| VPLL     | AVDPLL analog voltage             | 1.08  | 1.1  | 1.21  | V |
| VEFUSE   | AVDEFUSE voltage                  | 2.25  | 2.5  | 2.75  | V |
| VRTC11   | VDDRTC11 voltage                  | 0.99  | 1.1  | 1.21  | V |
| VRTC     | VDDRTC voltage                    | 1.8   | 1.8  | 3.6   | V |
| VUSB25   | AVDUSB25 voltage                  | 2.25  | 2.5  | 2.75  | V |
| VUSB33   | AVDUSB33 voltage                  | 3.0   | 3.3  | 3.6   | V |
| VADC     | AVDAD voltage                     | 3.0   | 3.3  | 3.6   | V |
| VCDC     | AVDCDC voltage                    | 2.97  | 3.3  | 3.63  | V |
| VLVDSPLL | AVDLVDS12 voltage                 | 1.08  | 1.1  | 1.21  | V |
| VLVDS    | AVDLVDS voltage                   | 3.0   | 3.3  | 3.6   | V |
| VHDMI    | AVDHDMI voltage                   | 0.99  | 1.1  | 1.21  | V |
| VHDMI25  | AVDHDMI25 voltage                 | 2.25  | 2.5  | 2.75  | V |



Table 3-3 Recommended operating conditions for VDDmem supplied pins

| Symbol | Parameter                                  | Min                                | Typical | Max   | Unit |
|--------|--------------------------------------------|------------------------------------|---------|-------|------|
| VI18   | Input voltage for DDR2/LPDDR applications  | 0                                  |         | 1.9   | V    |
| VO18   | Output voltage for DDR2/LPDDR applications | 0                                  |         | 1.9   | V    |
| VI15   | Input voltage for DDR3 application         | 0                                  |         | 1.575 | V    |
| VO15   | Output voltage for DDR3 application        | 0                                  |         | 1.575 | V    |
| VI135  | Input voltage for DDR3L application        | voltage for DDR3L application 0 1. |         | 1.45  | V    |
| VO135  | Output voltage for DDR3L application       | 0                                  |         | 1.45  | V    |
| VI125  | Input voltage for DDR3U application        | 0                                  |         | 1.31  | V    |
| VO125  | Output voltage for DDR3U application       | 0                                  |         | 1.31  | V    |
| VI12   | Input voltage for LPDDR2 application       | 0                                  |         | 1.3   | V    |
| VO12   | Output voltage for LPDDR2 application      | 0                                  |         | 1.3   | V    |

Table 3-4 Recommended operating conditions for VDDIO/VDDIOn/VDDRTC supplied pins

| Symbol            | Parameter                                   | Min  | Typical | Max  | Unit |
|-------------------|---------------------------------------------|------|---------|------|------|
| V <sub>IH18</sub> | Input high voltage for 1.8V I/O application | 1.17 |         | 3.6  | V    |
| V <sub>IL18</sub> | Input low voltage for 1.8V I/O application  | -0.3 |         | 0.63 | V    |
| V <sub>IH25</sub> | Input high voltage for 2.5V I/O application | 1.7  |         | 3.6  | V    |
| V <sub>IL25</sub> | Input low voltage for 2.5V I/O application  | -0.3 |         | 0.7  | V    |
| V <sub>IH33</sub> | Input high voltage for 3.3V I/O application | 2    |         | 3.6  | V    |
| V <sub>IL33</sub> | Input low voltage for 3.3V I/O application  | -0.3 |         | 0.8  | V    |

Table 3-5 Recommended operating conditions for others

| Symbol         | Description         | Min | Typical | Max | Unit |
|----------------|---------------------|-----|---------|-----|------|
| T <sub>A</sub> | Ambient temperature | -20 |         | 85  | ů    |

## 3.3 DC Specifications

The DC characteristics for each pin include input-sense levels and output-drive levels and currents. These parameters can be used to determine maximum DC loading, and also to determine maximum transition times for a given load. All DC specification values are valid for the entire temperature range of the device.

Table 3-6 DC characteristics for  $V_{\text{REFMEM}}$  and  $V_{\text{TT}}$ 

| Symbol | Parameter                | Min         | Typical | Max         | Unit |
|--------|--------------------------|-------------|---------|-------------|------|
| VREFM  | Reference voltage supply | 0.49        | 0.5     | 0.51        | VMEM |
| VTT    | Terminal Voltage         | VREFM – 0.4 | VREFM   | VREFM + 0.4 | V    |



Table 3-7 DC characteristics for VDDmem supplied pins in DDR3 application

| Symbol   | Parameter                                                  | Min              | Typical         | Max             | Unit |
|----------|------------------------------------------------------------|------------------|-----------------|-----------------|------|
| VIH(DC)  | DC input voltage High                                      | VREFMEM +<br>0.1 |                 | VMEM            | V    |
| VIL(DC)  | DC input voltage Low                                       | -0.3             |                 | VMEM -0.1       | V    |
| VOH      | DC output logic High                                       | 0.8 * VMEM       |                 |                 | V    |
| VOL      | DC output logic LOW                                        |                  |                 | 0.2 * VMEM      | V    |
| RTT      | Input termination resistance (ODT) to VMEM/2               | 100<br>54<br>36  | 120<br>60<br>40 | 140<br>66<br>44 | Ω    |
| IOHL(DC) | PAD pin, $34\Omega$ Output source/sink DC current, RTT=120 |                  | 5.07            | 5.48            | mA   |
| IOHL(DC) | PAD pin, $34\Omega$ Output source/sink DC current, RTT=60  |                  | 8.45            | 9.28            | mA   |
| IOHL(DC) | PAD pin, $34\Omega$ Output source/sink DC current, RTT=40  |                  | 10.80           | 11.97           | mA   |
| IOHL(DC) | PAD pin, $50\Omega$ Output source/sink DC current, RTT=120 |                  | 4.53            | 5.13            | mA   |
| IOHL(DC) | PAD pin, 50Ω Output source/sink DC current, RTT=60         |                  | 6.97            | 8.24            | mA   |
| IOHL(DC) | PAD pin, 50Ω Output source/sink DC current, RTT=40         |                  | 8.42            | 10.21           | mA   |
| IMEM     | VMEM standby current; ODT OFF                              |                  | 0.02            | 14.47           | uA   |
| IMEM     | Output Low Drv/RTT=34/60, IMEM DC current                  |                  | 9.49            | 10.68           | mA   |
| IMEM     | Output High Drv/RTT=34/60, IMEM DC current                 |                  | 0.74            | 1.31            | mA   |
| IMEM     | Input Low ODT/Drv=60/34, IMEM DC current                   |                  | 6.51            | 7.65            | mA   |
| IMEM     | Input High ODT/Drv=60/34, IMEM DC current                  |                  | 12.45           | 15.31           | mA   |
| ILS      | Input leakage current, SSTL mode, unterminated             |                  | 0.02            | 5.06            | uA   |



Table 3-8 DC characteristics for VDDmem supplied pins in DDR3L application

| Symbol   | Parameter                                                    | Min         | Typical | Max        | Unit |
|----------|--------------------------------------------------------------|-------------|---------|------------|------|
| VIH(DC)  | DC input voltage High                                        | VREF + 0.09 |         | VMEM       | V    |
| VIL(DC)  | DC input voltage Low                                         | -0.3        |         | VREF -0.09 | V    |
| VOH      | DC output logic High                                         | 0.8 * VMEM  |         |            | V    |
| VOL      | DC output logic Low                                          |             |         | 0.2 * VMEM | V    |
| RTT      | Input termination resistance                                 | 100         | 120     | 140        |      |
|          | (ODT) to VMEM/2                                              | 54          | 60      | 66         | ohm  |
|          |                                                              | 36          | 40      | 44         |      |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=120 |             | 4.55    | 4.99       | mA   |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=60  |             | 7.58    | 8.36       | mA   |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=40  |             | 9.66    | 10.70      | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=120 |             | 4.17    | 4.65       | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=60  |             | 6.50    | 7.37       | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=40  |             | 7.93    | 9.05       | mA   |
| IMEM     | VMEM standby current; ODT OFF                                |             | 0.02    | 13.48      | uA   |
| IMEM     | Output Low Drv/RTT=34/60, IMEM DC current                    |             | 8.25    | 9.40       | mA   |
| IMEM     | Output High Drv/RTT=34/60, IMEM DC current                   |             | 0.48    | 1.02       | mA   |
| IMEM     | Input Low ODT/Drv=60/34, IMEM DC current                     |             | 5.41    | 6.35       | mA   |
| IMEM     | Input High ODT/Drv=60/34, IMEM DC current                    |             | 11.29   | 13.28      | mA   |
| ILS      | Input leakage current, SSTL mode, unterminated               |             | 0.01    | 4.80       | uA   |



Table 3-9 DC characteristics for VDDmem supplied pins in DDR3U application

| Symbol   | Parameter                                                    | Min         | Typical | Max        | Unit |
|----------|--------------------------------------------------------------|-------------|---------|------------|------|
| VIH(DC)  | DC input voltage High                                        | VREF + 0.09 |         | VMEM       | V    |
| VIL(DC)  | DC input voltage Low                                         | -0.3        |         | VREF -0.09 | V    |
| VOH      | DC output logic High                                         | 0.8 * VMEM  |         |            | V    |
| VOL      | DC output logic Low                                          |             |         | 0.2 * VMEM | V    |
| RTT      | Input termination resistance                                 | 100         | 120     | 140        | ohm  |
|          | (ODT) to VMEM/2                                              | 54          | 60      | 66         |      |
|          |                                                              | 36          | 40      | 44         |      |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=120 |             | 4.24    | 4.56       | mA   |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=60  |             | 7.07    | 7.74       | mA   |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=40  |             | 9.04    | 9.98       | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=120 |             | 3.89    | 4.23       | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=60  |             | 6.09    | 6.74       | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=40  |             | 7.44    | 8.3        | mA   |
| IMEM     | VMEM standby current; ODT OFF                                |             | 0.02    | 12.39      | uA   |
| IMEM     | Output Low Drv/RTT=34/60, IMEM DC current                    |             | 7.6     | 8.42       | mA   |
| IMEM     | Output High Drv/RTT=34/60, IMEM DC current                   |             | 0.34    | 0.78       | mA   |
| IMEM     | Input Low ODT/Drv=60/34, IMEM DC current                     |             | 4.34    | 5.03       | mA   |
| IMEM     | Input High ODT/Drv=60/34, IMEM DC current                    |             | 9.38    | 10.76      | mA   |
| ILS      | Input leakage current, SSTL mode, unterminated               |             | 0.005   | 4.53       | uA   |



Table 3-10 DC characteristics for VDDmem supplied pins in DDR2 application

| Symbol   | Parameter                                                    | Min                      | Typical | Max         | Unit |
|----------|--------------------------------------------------------------|--------------------------|---------|-------------|------|
| VIH(DC)  | DC input voltage High                                        | V <sub>REF</sub> + 0.125 |         | VMEM+0.3    | V    |
| VIL(DC)  | DC input voltage Low                                         | -0.3                     |         | VREF -0.125 | V    |
| VOH      | DC output logic High                                         | VMEM-0.28                |         |             | V    |
| VOL      | DC output logic Low                                          |                          |         | +0.28       | V    |
|          |                                                              | 120                      | 150     | 180         |      |
| RTT      | Input termination resistance                                 | 60                       | 75      | 90          |      |
|          | (ODT) to VMEM/2                                              | 40                       | 50      | 60          | Ω    |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=120 |                          | 4.24    | 4.56        | mA   |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=60  |                          | 7.07    | 7.74        | mA   |
| IOHL(DC) | PAD pin, 34-ohm Output<br>source/sink DC current,<br>RTT=40  |                          | 9.04    | 9.98        | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=120 |                          | 3.89    | 4.23        | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=60  |                          | 6.09    | 6.74        | mA   |
| IOHL(DC) | PAD pin, 50-ohm Output<br>source/sink DC current,<br>RTT=40  |                          | 7.44    | 8.3         | mA   |
| IMEM     | VMEM standby current; ODT OFF                                |                          | 0.02    | 12.39       | uA   |
| IMEM     | Output Low Drv/RTT=34/60, IMEM DC current                    |                          | 7.6     | 8.42        | mA   |
| IMEM     | Output High Drv/RTT=34/60, IMEM DC current                   |                          | 0.34    | 0.78        | mA   |
| IMEM     | Input Low ODT/Drv=60/34, IMEM DC current                     |                          | 4.34    | 5.03        | mA   |
| IMEM     | Input High ODT/Drv=60/34, IMEM DC current                    |                          | 9.38    | 10.76       | mA   |
| ILS      | Input leakage current, SSTL mode, unterminated               |                          | 0.005   | 4.53        | uA   |



Table 3-11 DC characteristics for VDDmem supplied pins in LPDDR application

| Symbol               | Parameter                  | Min       | Typical | Max       | Unit |
|----------------------|----------------------------|-----------|---------|-----------|------|
| VIH(DC)              | Input logic threshold High | 0.7* VMEM |         | VMEM+0.3  | V    |
| V <sub>IL</sub> (DC) | Input logic threshold Low  | VMEM-0.3  |         | 0.3* VMEM | V    |
| VIH(AC)              | AC Input logic High        | 0.8* VMEM |         | VMEM+0.3  | V    |
| VIL(AC)              | AC Input logic Low         | VMEM-0.3  |         | 0.2* VMEM | V    |
| VOH                  | DC output logic High       | 0.9*VMEM  |         |           | V    |
|                      | (IOH=-0.1mA)               |           |         |           |      |
| VOL                  | DC output logic Low        |           |         | 0.1 *VMEM | V    |
|                      | (IOL=0.1mA)                |           |         |           |      |
| ILL                  | Input leakage current      |           | 0.01    | 6.45      | uA   |
| IMEM                 | VMEM quiescent current     |           | 0.02    | 15.03     | uA   |

Table 3-12 DC characteristics for VDDmem supplied pins in LPDDR2 application

| Symbol               | Parameter                   | Min         | Typical | Max        | Unit |
|----------------------|-----------------------------|-------------|---------|------------|------|
| VIH(DC)              | DC input voltage High       | VREF + 0.13 |         | VMEM       | V    |
| V <sub>IL</sub> (DC) | DC input voltage Low        | -0.3        |         | VREF- 0.13 | V    |
| VOH                  | DC output logic High        | 0.9 * VMEM  |         |            | V    |
| VOL                  | DC output logic Low         |             |         | 0.1 * VMEM | V    |
| IMEM                 | VMEM standby current        |             | 0.02    | 12.31      | uA   |
| IMEM                 | Output Low IMEM DC current  |             | 0.30    | 0.79       | mA   |
| IMEM                 | Output High IMEM DC current |             | 0.28    | 0.76       | mA   |
| IMEM                 | Input Low IMEM DC current   |             | 0.30    | 0.79       | mA   |
| IMEM                 | Input High IMEM DC current  |             | 0.28    | 0.76       | mA   |
| ILL                  | Input leakage current       |             | 0.01    | 4.51       | uA   |

Table 3-13 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 1.8V application

| Symbol            | Parameter                                                                | Min  | Typical | Max  | Unit |
|-------------------|--------------------------------------------------------------------------|------|---------|------|------|
| V <sub>T</sub>    | Threshold point                                                          | 0.77 | 0.84    | 0.92 | V    |
| $V_{T+}$          | Schmitt trig low to high threshold point                                 | 0.99 | 1.1     | 1.19 | V    |
| $V_{T-}$          | Schmitt trig high to low threshold point                                 | 0.62 | 0.73    | 0.82 | V    |
| V <sub>TPU</sub>  | Threshold point with pull-up resistor enabled                            | 0.77 | 0.84    | 0.91 | V    |
| V <sub>TPD</sub>  | Threshold point with pull-down resistor enabled                          | 0.77 | 0.85    | 0.92 | V    |
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point with pull-up resistor enabled   | 0.99 | 1.1     | 1.19 | ٧    |
| V <sub>TPU</sub>  | Schmitt trig high to low threshold point with pull-down resistor enabled | 0.62 | 0.73    | 0.81 | V    |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled | 0.99 | 1.1     | 1.2  | V    |



| V <sub>TPD</sub> | Schmitt trig high to low threshold point with pull-up resistor enabled     |          | 0.62 | 0.73 | 0.82 | V  |
|------------------|----------------------------------------------------------------------------|----------|------|------|------|----|
| IL               | Input Leakage Current @ V <sub>I</sub> =1.8V or 0V                         |          |      |      | ±10  | μA |
| l <sub>OZ</sub>  | Tri-State output leakage current @ V <sub>I</sub> =1.8                     | BV or 0V |      |      | ±10  | μΑ |
| R <sub>PU</sub>  | Pull-up Resistor                                                           |          | 79   | 129  | 218  | kΩ |
| R <sub>PD</sub>  | Pull-down Resistor                                                         |          | 73   | 127  | 233  | kΩ |
| $V_{OL}$         | Output low voltage                                                         |          |      |      | 0.45 | V  |
| $V_{OH}$         | Output high voltage                                                        |          | 1.35 |      |      | V  |
|                  | Low level output current @ V <sub>OL</sub> (max)                           | 8mA      | 6.9  | 12.5 | 20.1 | mA |
| IOL              | Low level output current @ V <sub>OL</sub> (max)                           |          | 11.5 | 20.8 | 33.5 | mA |
| 1                | I <sub>OH</sub> High level output current @ V <sub>OH</sub> (min) 8mA 16mA |          | 4.9  | 11.6 | 22.6 | mA |
| OH               |                                                                            |          | 8.4  | 19.9 | 38.8 | mA |

Table 3-14 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 2.5V application

| Symbol            | Parameter                                                                |               | Min  | Typical | Max  | Unit |
|-------------------|--------------------------------------------------------------------------|---------------|------|---------|------|------|
| V <sub>T</sub>    | Threshold point                                                          |               | 1.03 | 1.13    | 1.23 | V    |
| V <sub>T+</sub>   | Schmitt trig low to high threshold point                                 |               | 1.32 | 1.45    | 1.56 | V    |
| V <sub>T-</sub>   | Schmitt trig high to low threshold point                                 |               | 0.92 | 1.01    | 1.12 | V    |
| V <sub>TPU</sub>  | Threshold point with pull-up resistor enal                               | bled          | 1.03 | 1.13    | 1.23 | V    |
| $V_{TPD}$         | Threshold point with pull-down resistor e                                | nabled        | 1.05 | 1.14    | 1.23 | V    |
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point w resistor enabled              | ith pull-up   | 1.32 | 1.45    | 1.55 | V    |
| V <sub>TPU</sub>  | Schmitt trig high to low threshold point w resistor enabled              | ith pull-down | 0.91 | 1       | 1.12 | V    |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled |               | 1.33 | 1.46    | 1.56 | V    |
| V <sub>TPD</sub>  | Schmitt trig high to low threshold point with pull-up resistor enabled   |               | 0.92 | 1.01    | 1.13 | V    |
| IL                | Input Leakage Current @ V <sub>I</sub> =1.8V or 0V                       |               |      |         | ±10  | μΑ   |
| l <sub>OZ</sub>   | Tri-State output leakage current @ V <sub>I</sub> =1.3                   | 8V or 0V      |      |         | ±10  | μA   |
| R <sub>PU</sub>   | Pull-up Resistor                                                         |               | 53   | 82      | 132  | kΩ   |
| R <sub>PD</sub>   | Pull-down Resistor                                                       |               | 51   | 82      | 143  | kΩ   |
| V <sub>OL</sub>   | Output low voltage                                                       |               |      |         | 0.7  | V    |
| V <sub>OH</sub>   | Output high voltage                                                      |               | 1.7  |         |      | V    |
|                   |                                                                          | 8mA           | 15.1 | 25.3    | 37.3 | mA   |
| I <sub>OL</sub>   | Low level output current @ V <sub>OL</sub> (max) 16mA                    |               | 25.1 | 42.2    | 62.2 | mA   |
| ı                 | High level output ourrent @ \/ (m:-)                                     | 8mA           | 13.3 | 26.6    | 46.4 | mA   |
| I <sub>OH</sub>   | High level output current @ V <sub>OH</sub> (min)                        | 16mA          | 22.8 | 45.7    | 79.6 | mA   |



Table 3-15 DC characteristics for VDDIO/VDDIOn/VDDRTC supplied pins for 3.3V application

| Symbol            | Parameter                                                                |             | Min  | Typical | Max   | Unit |
|-------------------|--------------------------------------------------------------------------|-------------|------|---------|-------|------|
| V <sub>T</sub>    | Threshold point                                                          |             | 1.34 | 1.46    | 1.6   | V    |
| V <sub>T+</sub>   | Schmitt trig low to high threshold point                                 |             | 1.69 | 1.83    | 1.96  | V    |
| V <sub>T</sub>    | Schmitt trig high to low threshold point                                 |             | 1.21 | 1.32    | 1.46  | V    |
| V <sub>TPU</sub>  | Threshold point with pull-up resistor enal                               | oled        | 1.33 | 1.44    | 1.59  | V    |
| V <sub>TPD</sub>  | Threshold point with pull-down resistor e                                | nabled      | 1.36 | 1.47    | 1.6   | V    |
| V <sub>TPU+</sub> | Schmitt trig low to high threshold point w resistor enabled              | ith pull-up | 1.69 | 1.82    | 1.94  | V    |
| V <sub>TPU</sub>  | Schmitt trig high to low threshold point with pull-down resistor enabled |             | 1.2  | 1.31    | 1.45  | V    |
| V <sub>TPD+</sub> | Schmitt trig low to high threshold point with pull-down resistor enabled |             | 1.71 | 1.84    | 1.97  | V    |
| $V_{TPD-}$        | Schmitt trig high to low threshold point w resistor enabled              | ith pull-up | 1.23 | 1.33    | 1.46  | ٧    |
| IL                | Input Leakage Current @ V <sub>I</sub> =1.8V or 0V                       |             |      |         | ±10   | μA   |
| l <sub>oz</sub>   | Tri-State output leakage current @ V <sub>I</sub> =1.8                   | 8V or 0V    |      |         | ±10   | μA   |
| R <sub>PU</sub>   | Pull-up Resistor                                                         |             | 41   | 60      | 92    | kΩ   |
| R <sub>PD</sub>   | Pull-down Resistor                                                       |             | 43   | 64      | 104   | kΩ   |
| V <sub>OL</sub>   | Output low voltage                                                       |             |      |         | 0.4   | V    |
| V <sub>OH</sub>   | Output high voltage                                                      |             | 2.4  |         |       | V    |
| 1                 | Low level output ourrant @ \/ (max)                                      | 8mA         | 13.1 | 20.2    | 27.4  | mA   |
| I <sub>OL</sub>   | Low level output current @ V <sub>OL</sub> (max)                         | 16mA        | 21.9 | 33.8    | 45.7  | mA   |
| 1                 | High level output current @ V <sub>OH</sub> (min)                        | 8mA         | 19.3 | 38.2    | 64.5  | mA   |
| I <sub>OH</sub>   | Trigit level output current & v <sub>OH</sub> (min)                      | 16mA        | 33.1 | 65.4    | 110.5 | mA   |



#### 3.4 Audio codec

## 3.4.1 Application schematic



Note: 1. The Rhpdo value is 470 Ohm, it use to prevent pop-up noise.

- 2. The single-ended/differential input port AIP1/AIN1 and single-ended input port AIP2/AIP3 can be configure to microphone input or line input by software.
- 3. VREFP/VCAP/VREFP each of them requires connecting decoupling capacitors (0.1uF) between the pads VREFP/VCAP/VREFP and AVSCDC. This ceramic capacitor has to be kept as close as possible to IC package (closer than 0.2 inch)

#### 3.4.2 Line input to audio ADC path



#### Measurement conditions:

T = 25°C, AVDCDC = 3.3 V, input sine wave with a frequency of 1 kHz, Fmclk = 12 MHz, Fs = 8 to 96 kHz, measurement bandwidth 20 Hz – 20 kHz, unless otherwise specified.

| ,                      | , , , , , , , , , , , , , , , , , , , ,                                                                              |          |            |          |        |
|------------------------|----------------------------------------------------------------------------------------------------------------------|----------|------------|----------|--------|
| Parameter              | Test conditions                                                                                                      | Min.     | Тур        | Max.     | Unit   |
| lanut level            | Full Scale, Gain GIDL, GIDR = 0dB (note 1)                                                                           | 1.89     | 2.12       | 2.39     | Mrs :- |
| Input level            | Full Scale, Gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 20 dB                                                    | 0.189    | 0.212      | 0.239    | Vpp    |
| SNR                    | A-weighted, 1 kHz sine wave @ Full Scale and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 0 dB                    | 85       | 90         |          | dB     |
| ONIX                   | A-weighted, 1 kHz sine wave @ Full Scale and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 20 dB                   | 75       | 80         |          | dB     |
| THD                    | 1 kHz sine wave @ Full Scale -1 dB and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 0 dB                          |          | -80        | -70      | dB     |
|                        | 1 kHz sine wave @ Full Scale -1 dB and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 20 dB                         |          | -70        | -60      | dB     |
| Dunamia ranga          | A-weighted, 1 kHz sine wave @ Full Scale -60 dB and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 0 dB (note 1)    | 85       | 90         |          | dB     |
| Dynamic range          | A-weighted, 1 kHz sine wave @ Full Scale -60 dB and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 20 dB (note 1)   | 75       | 80         |          | dB     |
| PSRR                   | 100 mVpp 1 kHz sinewave is applied to AVD, input data is 0 and gain GIDL, GIDR = 0 dB, boost gain GIM1, GIM2 = 20 dB |          | 90         |          | dB     |
| Gain boost accuracy    | GIM1, GIM2 @1 kHz                                                                                                    | -1       |            | +1       | dB     |
| Input resistance       | Boost gain GIM1, GIM2 = 0 dB<br>Boost gain GIM1, GIM2 = 20 dB                                                        | 63<br>10 | 80<br>12.5 | 96<br>15 | kOhm   |
| Input capacitance      | Includes 10pF for ESD, bonding and package pins capacitances                                                         | 10       | 12.0       | 25       | pF     |
| Input bypass capacitor | Input capacitance                                                                                                    |          | 1          |          | uF     |

Note 1: The specified value is extrapolated by adding 60 dB to the measured SNR.



Note 2: The Full Scale input voltage scales with LDO output: VREFP.

## 3.4.3 Audio DAC to headphone output path

#### Measurement conditions:

T = 25°C, AVDCDC = 3.3 V, input sine wave with a frequency of 1 kHz, Fmclk = 12 MHz, Fs = 8 to 96 kHz, measurement bandwidth 20 Hz – 20 kHz, unless otherwise specified.

|                  | Tost conditions                                                              |      | T. " | May  | Linit |
|------------------|------------------------------------------------------------------------------|------|------|------|-------|
| Parameter        | Test conditions                                                              | Min. | Тур  | Max. | Unit  |
| Output I (0)     | Full Scale, Gain GOL, GOR = 0 dB,                                            | 1.89 | 2.12 | 2.39 | Vpp   |
| Output level (3) | GODL, GODR = 0 dB, 10 kOhm load                                              |      |      |      |       |
|                  | Full Scale, Gain GOL, GOR = -3 dB,                                           | 1.33 | 1.5  | 1.69 | Vpp   |
| Maximum autout   | GODL, GODR = 0 dB, 16 Ohm load                                               |      |      |      |       |
| Maximum output   | RI = 16 Ohm                                                                  |      | 17.6 |      | mW    |
| power            | A weighted 1 kHz size ways @ Fill                                            |      |      |      |       |
| CND              | A-weighted, 1 kHz sine wave @ Full                                           | 05   | 100  |      | ٩D    |
| SNR              | Scale, Gain GOL, GOR = 0 dB, GODL,                                           | 95   | 100  |      | dB    |
|                  | GODR = 0 dB, 10 kOhm load                                                    |      |      |      |       |
| Idlo Naiss       | A-weighted with no signal and gain GOL,                                      |      | 100  | 00   | 4D//  |
| Idle Noise       | GOR= -10 dB, GODL, GODR = 0 dB, 16                                           |      | -103 | -98  | dBV   |
|                  | Ohm load                                                                     |      |      |      |       |
|                  | 1 kHz sine wave @ Full Scale -1 dB,                                          |      | 0.5  | 75   | ٩D    |
| THE THE M        | GOL, GOR = 0 dB, GODL, GODR = 0                                              |      | -85  | -75  | dB    |
| THD, THD+N       | dB, 10 kOhm load                                                             |      |      |      |       |
|                  | 1 kHz sine wave @ Full Scale -1 dB and                                       |      | 70   | G.F. | ٩D    |
|                  | gain GOL, GOR = -3 dB, GODL, GODR                                            |      | -70  | -65  | dB    |
|                  | = 0 dB, 16 Ohm load                                                          |      |      |      |       |
|                  | A-weighted, 1 kHz sine wave @ Full                                           |      |      |      |       |
| Dynamic range    | Scale -60 dB, Gain GOL, GOR = 0 dB,                                          | 95   | 100  |      | dB    |
|                  | GODL, GODR = 0 dB, 10 kOhm load                                              |      |      |      |       |
|                  | (note 1)                                                                     |      |      |      |       |
|                  | 1 kHz sine wave @ Full Scale and gain                                        |      |      |      |       |
| Wide Band Noise  | GOL, GOR = 0 dB, GODL, GODR = 0                                              |      | 65   |      | dB    |
|                  | dB, 10 kOhm load, measurement                                                |      |      |      |       |
|                  | bandwidth 20 kHz – 100 kHz                                                   |      |      |      |       |
|                  | 100 mVpp 1 kHz sinewave is applied to                                        |      |      |      |       |
|                  | AVD, input data is 0 and gain GOL, GOR = 0 dB, GODL, GODR = 0 dB, 10 kOhm    |      | 90   |      | dB    |
| PSRR             | load                                                                         |      |      |      |       |
| FORK             |                                                                              |      |      |      |       |
|                  | 100 mVpp 1 kHz sinewave is applied to AVD, input data is 0 and gain GOL, GOR |      | 90   |      | dB    |
|                  |                                                                              |      | 90   |      | uD    |
|                  | = -25 dB, GODL, GODR = 0 dB, 16 Ohm                                          |      |      |      |       |



|                   | load                              |    |     |     |      |
|-------------------|-----------------------------------|----|-----|-----|------|
| PuN               | Active <-> inactive, 10 kOhm load |    | -60 |     | dBVp |
| Pulv              | Active <-> inactive, 16 Ohm load  |    | -60 |     | dBVp |
| Output resistance | RI                                | 16 |     |     | Ohm  |
| Output bypass     | CI (RI = 10 kOhm)                 |    |     | 1   | uF   |
| capacitor         | CI (RI = 16 Ohm)                  |    |     | 220 | uF   |

**Note 1:** The specified value is extrapolated by adding 60 dB to the measured SNR with a FS-60 dB input signal.

**Note 2:** Output may oscillate above specified load capacitances. The capacitance is equivalent to a 2-meter cable.

Note 3: The Full Scale input voltage scales with the nLR output: VREFP.

### 3.4.4 Audio DAC to mono line output path

#### Measurement conditions:

T = 25°C, AVD = 3.3 V, input sine wave with a frequency of 1 kHz, Fmclk = 12 MHz, Fs = 8 to 96 kHz, measurement bandwidth 20 Hz – 20 kHz, unless otherwise specified.

| Parameter          | Test conditions                       | Min. | Тур  | Max. | Unit |
|--------------------|---------------------------------------|------|------|------|------|
| Output level (2)   | Full Scale, Gain GODL, GODR = 0 dB    | 3.78 | 4.25 | 4.78 | Vpp  |
| SNR                | A-weighted, 1 kHz sine wave @ Full    | 90   | 95   |      | dB   |
| SINK               | Scale, Gain GODL, GODR = 0 dB         | 90   | 95   |      | uБ   |
| THD+N              | 1 kHz sine wave @ Full Scale -1 dB,   |      | -85  | -75  | dB   |
| I HD+N             | Gain GODL, GODR = 0 dB                |      | -00  | -75  | uБ   |
|                    | A-weighted, 1 kHz sine wave @ Full    |      |      |      |      |
| Dynamic range      | Scale - 60 dB, Gain GODL, GODR = 0    | 90   | 95   |      | dB   |
|                    | dB (note 1)                           |      |      |      |      |
|                    | 100 mVpp 1 kHz sinewave is applied to |      |      |      |      |
| PSRR               | AVD, Gain GODL, GODR = 0 dB, input    |      | 90   |      | dB   |
|                    | data is 0                             |      |      |      |      |
| Output resistance  | RI                                    | 10   |      |      | kOhm |
| Output capacitance | Ср                                    |      |      | 100  | рF   |

**Note 1**: The specified value is extrapolated by adding 60 dB to the measured SNR.

Note 2: The Full Scale input voltage scales with the nLR output: VREFP.

#### 3.4.5 Line input to headphone output path (analog bypass)

#### Measurement conditions:

T = 25°C, AVDCDC = 3.3 V, input sine wave with a frequency of 1 kHz, Fmclk = 12 MHz, Fs = 8 to 96 kHz, measurement bandwidth 20 Hz – 20 kHz, unless otherwise specified.



| Parameter         | Test conditions                         | Min.  | Тур   | Max.  | Unit |
|-------------------|-----------------------------------------|-------|-------|-------|------|
|                   | Full Scale                              | 1.89  | 2.12  | 2.39  |      |
| Input level       | Full Scale, Gain GIDL, GIDR = 0 dB,     | 0.400 | 0.040 | 0.000 | Vpp  |
|                   | boost gain GIM1, GIM2 = 20 dB           | 0.189 | 0.212 | 0.239 |      |
| Input resistance  |                                         | 10k   |       |       | Ohm  |
|                   | Full Scale, Gain GOL, GOR = 0 dB, GIL,  | 1 00  | 2.12  | 2.39  | Vnn  |
| Output level (2)  | GIR = 0 dB, 10 kOhm load (note 1)       | 1.89  | 2.12  | 2.39  | Vpp  |
| Output level (2)  | Full Scale, Gain GOL, GOR = -3 dB, GIL, | 1.33  | 1.5   | 1.69  | Vnn  |
|                   | GIR = 0 dB, 16 Ohm load                 | 1.55  | 1.5   | 1.09  | Vpp  |
|                   | A-weighted, 1 kHz sine wave @ Full      |       |       |       |      |
| SNR               | Scale, Gain GOL, GOR = 0 dB, GIL, GIR   | 95    | 100   |       | dB   |
|                   | = 0 dB                                  |       |       |       |      |
|                   | 1 kHz sine wave @ Full Scale -1 dB,     |       |       |       |      |
|                   | Gain GOL, GOR = 0 dB, GIL, GIR = 0      |       | -85   | -75   | dB   |
| THD, THD+N        | dB, 10 kOhm load                        |       |       |       |      |
| 1115, 1115111     | 1 kHz sine wave @ Full Scale -1 dB and  |       |       |       |      |
|                   | gain GOL, GOR = -3 dB, GIL, GIR = 0     |       | -70   | -65   | dB   |
|                   | dB, 16 Ohm load                         |       |       |       |      |
|                   | A-weighted, 1 kHz sine wave @ Full      |       |       |       |      |
| Dynamic range     | Scale -60 dB, Gain GOL, GOR = 0 dB,     | 95    | 100   |       | dB   |
|                   | GIL, GIR = 0 dB, 10 kOhm load (note 1)  |       |       |       |      |
|                   | 100 mVpp 1 kHz sinewave is applied to   |       |       |       |      |
|                   | AVD, input data is 0 and gain GOL, GOR  |       | 90    |       | dB   |
| PSRR              | = 0 dB, GIL, GIR = 0 dB, 10 kOhm load   |       |       |       |      |
|                   | 100 mVpp 1 kHz sinewave is applied to   |       |       |       |      |
|                   | AVD, input data is 0 and gain GOL, GOR  |       | 90    |       | dB   |
|                   | = -25 dB, GIL, GIR = 0 dB, 16 Ohm load  |       |       |       |      |
| PuN               | Active <-> inactive, 10 kOhm load       |       | -60   |       | dBVp |
|                   | Active <-> inactive, 16 Ohm load        |       | -60   |       | dBVp |
| Output resistance | RI                                      | 16    |       |       | Ohm  |
| Gain accuracy     | GIL, GIR @1 kHz                         | -0.5  |       | +0.5  | dB   |
| Input capacitance | Includes 10 pF for ESD, bonding and     |       |       | 25    | pF   |
|                   | package pins capacitances               |       |       |       | •    |
| Input bypass      | Cbyline                                 |       | 1     |       | uF   |
| capacitor         |                                         |       | _     |       |      |
| Polarity          | AIL,R to AOL,R                          |       | +1    |       |      |

**Note 1**: The specified value is extrapolated by adding 60 dB to the measured SNR.

Note 2: The Full Scale input voltage scales with the nLR output: VREFP.



#### 3.4.6 Micbias and reference

Measurement conditions:

T = 25°C, AVDCDC=3.3 V, input sine wave with a frequency of 1 kHz, Fmclk = 12 MHz, Fs = 8 to 96 kHz, measurement bandwidth 20 Hz – 20 kHz, unless otherwise specified.

| Parameter              | Test conditions | Min. | Тур | Max. | Unit  |
|------------------------|-----------------|------|-----|------|-------|
| Micbias output level   |                 | 2.35 | 2.5 | 2.65 | V     |
| Micbias output current |                 |      |     | 4    | mA    |
| Micbias output noise   | A-weighted      |      | 30  | 40   | uVrms |
| Micbias decoupling     | Cmic            | 0.75 | 1   | 1.25 | nF    |
| capacitor              |                 | 0.75 | ı   | 1.25 | ПГ    |
| VCAP voltage           |                 |      | 2   |      | V     |
| VREFP                  |                 | 2.35 | 2.5 | 2.65 | V     |

## 3.5 Power On, Reset and BOOT

#### 3.5.1 Power-On Timing

The external voltage regulator and other power-on devices must provide the JZ4780 processor with a specific sequence of power and resets to ensure proper operation. Figure 3-1 shows this sequence and Table 3-16 gives the timing parameters. Following are the name of the power.

- VDDRTC
- AVDAUD: AVDCDC, AVDHP
- VDD11: all 1.1V power supplies, include VDDCORE, AVDPLL
- VDD: all other digital IO, include DDR power supplies: VDDMEM, VDDIO, VDDIOn
- AVD: all other analog power supplies: AVDAD, AVDOTG25, AVDUSB, AVDLVDS, AVDLVDSPLL
- AVDEFUSE

**Table 3-16 Power-On Timing Parameters** 

| Symbol                | Parameter                                           | Min        | Max | Unit |
|-----------------------|-----------------------------------------------------|------------|-----|------|
| t <sub>R_VDDRTC</sub> | VDDRTC rise time <sup>[1]</sup>                     | 0          | 5   | ms   |
| t <sub>R_VDD</sub>    | VDD rise time <sup>[1]</sup>                        | 0          | 5   | ms   |
| t <sub>D_VDD</sub>    | Delay between VDDRTC arriving 50% (or 90%) to VDD33 | 0          | _   | ms   |
| טטע_ט                 | arriving 50% (or 90%)                               | 0          |     | 1113 |
| t <sub>R_VDD11</sub>  | R_VDD11 rise time <sup>[1]</sup>                    |            | 5   | ms   |
| t <sub>D VDD11</sub>  | Delay between VDD arriving 50% (or 90%) to VDD11    | <b>_</b> 1 | 1   | ms   |
| *D_VDD11              | arriving 50% (or 90%)                               | •          | '   | 1113 |
| t <sub>R_AVDAUD</sub> | AVDAUD rise time <sup>[1]</sup>                     | 0          | 5   | ms   |
|                       | Delay between VDD11 arriving 50% (or 90%) to AVDAUD | 0.01       | 1   | me   |
| t <sub>D_AVDAUD</sub> | arriving 50% (or 90%)                               | 0.01       | ļ ļ | ms   |
| t <sub>R_AVD</sub>    | AVD rise time <sup>[1]</sup>                        | 0          | 5   | ms   |



| t <sub>D_AVDA</sub>    | Delay between VDD arriving 50% to AVD arriving 50%   | -1 | 1 | ms                |
|------------------------|------------------------------------------------------|----|---|-------------------|
| t <sub>D_PPRST_</sub>  | Delay between VDDAUD stable and PPRST_ deasserted    | 0  | _ | ms <sup>[2]</sup> |
| t <sub>D_VPEFUSE</sub> | Delay between PPRST_ finished and E-fuse programming | 0  | _ | ms                |
|                        | power apply                                          |    |   |                   |

#### NOTES:

- 1 The power rise time is defined as 10% to 90%.
- 2 The PPRST\_ must be kept at least 100us. After PPRST\_ is deasserted, the corresponding chip reset will be extended at least 40ms.



Figure 3-1 Power-On Timing Diagram

#### 3.5.2 Reset procedure

There 3 reset sources: 1 PPRST\_pin reset; 2 WDT timeout reset; and 3 hibernating reset when exiting hibernating mode. After reset, program start from boot.



1 PPRST\_pin reset.

This reset is trigged when PPRST\_ pin is put to logic 0. It happens in power on RTC power and RESET-KEY pressed to reset the chip from unknown dead state. The reset end time is about 1M EXCLK cycles after rising edge of PPRST\_.

2 WDT reset.

This reset happens in case of WDT timeout. The reset keeps for about a few RTCLK cycles.

3 Hibernating reset.

This reset happens in case of wakeup the main power from power down. The reset keeps for about 1ms ~ 125ms programable, plus 1M EXCLK cycles, start after WKUP\_ signal is recognized.

After reset, all GPIO shared pins are put to GPIO input function and most of their internal pull-up/down resistor are set to on, see "2.5Pin Description [1][2]," for details. The PWRON is output 1. The oscillators are on. The USB 2.0 OTG PHY and USB 1.1 PHY, the audio CODEC DAC/ADC, the SAR-ADCs is put in suspend mode.

#### 3.5.3 **BOOT**

JZ4780 supports 7 different boot sources depending on BOOT\_SEL0, BOOT\_SEL1 and BOOT\_SEL2 pins values. Table 3-17 lists them.

| BOOT_SEL2 | BOOT_SEL1 | BOOT_SEL0 | Boot From      |
|-----------|-----------|-----------|----------------|
| 1         | 1         | 1         | usb boot       |
| 1         | 0         | 0         | msc1 boot      |
| 1         | 0         | 1         | msc0 boot      |
| 0         | 1         | 1         | emmc boot      |
| 1         | 1         | 0         | nand boot      |
| 0         | 0         | 0         | spi boot       |
| 0         | 0         | 1         | Reserves       |
| 0         | 1         | 0         | nor boot (CS2) |

Table 3-17 Boot from 3 boot sources

The boot procedure is showed in the following flow chart:

- In case of NAND/SDcard/iNAND/SPI boot, if it fails, enter MSC1 and USB boot.
- In case of USB boot, if it cannot connect to USB host within 10 seconds, restart the boot procedure.
- In case of NOR boot, if it fails, restart the boot procedure.
- If the boot procedure has been repeated more than 3 times, enter hibernating mode.



